欢迎访问ic37.com |
会员登录 免费注册
发布采购

HCPL-1931-100 参数 Datasheet PDF下载

HCPL-1931-100图片预览
型号: HCPL-1931-100
PDF下载: 下载PDF文件 查看货源
内容描述: 双通道线路接收器双通道线路接收器双通道线路接收器 [Dual Channel Line Receiver Dual Channel Line Receiver Dual Channel Line Receiver]
分类和应用:
文件页数/大小: 12 页 / 231 K
品牌: HP [ AGILENT(HEWLETT-PACKARD) ]
 浏览型号HCPL-1931-100的Datasheet PDF文件第3页浏览型号HCPL-1931-100的Datasheet PDF文件第4页浏览型号HCPL-1931-100的Datasheet PDF文件第5页浏览型号HCPL-1931-100的Datasheet PDF文件第6页浏览型号HCPL-1931-100的Datasheet PDF文件第8页浏览型号HCPL-1931-100的Datasheet PDF文件第9页浏览型号HCPL-1931-100的Datasheet PDF文件第10页浏览型号HCPL-1931-100的Datasheet PDF文件第11页  
7
Typical Specifications
T
A
= 25°C, V
CC
= 5 V
Parameter
Resistance (Input-Output)
Capacitance (Input-Output)
Input-Input Insulation
Leakage Current
Resistance (Input-Input)
Capacitance (Input-Input)
Propagation Delay Time of Enable
from V
EH
to V
EL
Propagation Delay Time of Enable
from V
EL
to V
EH
Output Rise Time (10-90%)
Output Fall Time (90-10%)
Input Capacitance
Symbol
R
I-O
C
I-O
I
I-I
R
I-I
C
I-I
t
ELH
Typ.
10
12
1.7
0.5
10
12
0.55
35
Units
pF
nA
pF
ns
Test Conditions
V
I-O
= 500 V dc
f = 1 MHz
45% Relative Humidity,
V
I-I
= 500 Vdc, t = 5 s
V
I-I
= 500 Vdc
f = 1 MHz
Fig.
Note
3, 13
3, 13
11
11
11
6, 7
R
L
= 510
Ω,
C
L
= 15 pF,
I
I
= 13 mA, V
EH
= 3 V, V
EL
= 0 V
3, 7
t
EHL
t
r
t
f
C
I
35
ns
6, 7
3, 8
30
24
60
ns
ns
pF
R
L
= 510
Ω,
C
L
= 15 pF, I
I
= 13 mA
f = 1 MHz, V
I
= 0,
PINS 1 to 2 or 5 to 6
3
3
3
Notes:
1. Bypassing of the power supply line is required, with a 0.1
µF
ceramic disc capacitor adjacent to each isolator. The power supply bus
for the isolators should be separate from the bus for any active loads, otherwise additional bypass capacitance may be needed to
suppress regenerative feedback via the power supply.
2. Derate linearly at 1.2 mA/°C above T
A
= 100°C.
3. Each channel.
4. Device considered a two terminal device: pins 1 through 8 are shorted together, and pins 9 through 16 are shorted together.
5. The t
PLH
propagation delay is measured form the 6.5 mA point on the trailing edge of the input pulse to the 1.5 V point on the trailing
edge of the output pulse.
6. The t
PHL
propagation delay is measured from the 6.5 mA point on the leading edge of the input pulse to the 1.5 V point on the leading
edge of the output pulse.
7. The t
ELH
enable propagation delay is measured from the 1.5 V point on the trailing edge of the enable input pulse to the 1.5 V point
on the trailing edge of the output pulse.
8. The t
EHL
enable propagation delay is measured from the 1.5 V point on the leading edge of the enable input pulse to the 1.5 V point
on the leading edge of the output pulse.
9. CM
H
is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state, i.e.
V
OUT
> 2.0 V.
10. CM
L
is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state, i.e.
V
OUT
< 0.8 V.
11. Measured between adjacent input leads shorted together, i.e. between 1, 2 and 4 shorted together and pins 5, 6 and 8 shorted
together.
12. No external pull up is required for a high logic state on the enable input.
13. Measured between pins 1 and 2 or 5 and 6 shorted together, and pins 10 through 15 shorted together.
14. Parameters shall be tested as part of device initial characterization and after process changes. Parameters shall be guaranteed to the
limits specified for all lots not specifically tested.
15. Standard parts receive 100% testing at 25°C (Subgroups 1 and 9). Hi-Rel and SMD parts receive 100% testing at 25, 125, and -55°C
(Subgroups 1 and 9, 2 and 10, 3 and 11, respectively).