RF31
Register 03h. Interrupt/Status 1
Bit
D7
ifferr
R
D6
Reserved
R
D5
Reserved
R
D4
irxffafull
R
D3
iext
R
D2
Reserved
R
D1
D0
icrerror
R
ipkvalid
R
Name
Type
Reset value = xxxxxxxx
Bit
7
Name
ifferr
Function
FIFO Underflow/Overflow Error.
When set to 1 the TX FIFO has overflowed or underflowed.
Reserved
irxffafull
6:5
4
Reserved.
RX FIFO Almost Full.When set to 1 the RX FIFO has met its almost full
threshold and needs to be read by the microcontroller.
External Interrupt.
When set to 1 an interrupt occurred on one of the GPIO‘s if it is programmed
so. The status can be checked in register 0Eh. See GPIOx Configuration
section for the details.
iext
3
Reserved
ipkvalid
2
1
Reserved.
Valid Packet Received. When set to 1 a valid packet has been received.
CRC Error.
icrerror
0
When set to 1 the cyclic redundancy check is failed.
When any of the Interrupt/Status 1 bits change state from 0 to 1 the device will notify the microcontroller by setting
the nIRQ pin LOW if it is enabled in the Interrupt Enable 1 register. The nIRQ pin will go to HIGH and all the
enabled interrupt bits will be cleared when the microcontroller reads this address. If any of these bits is not enabled
in the Interrupt Enable 1 register then it becomes a status signal that can be read anytime in the same location and
will not be cleared by reading the register.
68
Tel: +86-755-82973805
Fax: +86-755-82973550
E-mail: sales@hoperf.com
http://www.hoperf.com