欢迎访问ic37.com |
会员登录 免费注册
发布采购

HT46R14A(28SOP-A) 参数 Datasheet PDF下载

HT46R14A(28SOP-A)图片预览
型号: HT46R14A(28SOP-A)
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller]
分类和应用: 微控制器
文件页数/大小: 47 页 / 320 K
品牌: HOLTEK [ HOLTEK SEMICONDUCTOR INC ]
 浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第2页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第3页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第4页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第5页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第7页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第8页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第9页浏览型号HT46R14A(28SOP-A)的Datasheet PDF文件第10页  
HT46R14A  
Functional Description  
Execution Flow  
cremented by 1. The program counter then points to the  
memory word containing the next instruction code.  
The system clock for the microcontroller is derived from  
either a crystal or an RC oscillator. The system clock is  
internally divided into four non-overlapping clocks. One  
instruction cycle consists of four system clock cycles.  
When executing a jump instruction, conditional skip ex-  
ecution, loading PCL register, subroutine call, initial re-  
set, internal interrupt, external interrupt or return from  
subroutine, the PC manages the program transfer by  
loading the address corresponding to each instruction.  
Instruction fetching and execution are pipelined in such  
a way that a fetch takes an instruction cycle while de-  
coding and execution takes the next instruction cycle.  
However, the pipelining scheme allows each instruction  
to be effectively executed in a cycle. If an instruction  
changes the program counter, two cycles are required to  
complete the instruction.  
The conditional skip is activated by instructions. Once  
the condition is met, the next instruction, fetched during  
the current instruction execution, is discarded and a  
dummy cycle replaces it to get the proper instruction.  
Otherwise proceed with the next instruction.  
The lower byte of the program counter (PCL) is a read-  
able and writeable register (06H). Moving data into the  
PCL performs a short jump. The destination will be  
within 256 locations.  
Program Counter - PC  
The program counter (PC) controls the sequence in  
which the instructions stored in the program ROM are  
executed and its contents specify a full range of pro-  
gram memory.  
When a control transfer takes place, an additional  
dummy cycle is required.  
After accessing a program memory word to fetch an in-  
struction code, the contents of the program counter are in-  
T
1
T
2
T
3
T
4
T
1
T
2
T
3
T
4
T
1
T
2
T
3
T
4
S
y
s
t
e
m
C
l
o
c
k
O
S
C
2
(
R
C
o
n
l
y
)
P
C
P
C
+
1
P
C
+
2
P
C
F
e
t
c
h
I
N
S
T
(
P
C
)
E
x
e
c
u
t
e
I
N
S
T
(
P
C
-
1
)
F
e
t
c
h
I
N
S
T
(
P
C
+
1
)
E
x
e
c
u
t
e
I
N
S
T
(
P
C
)
F
e
t
c
h
I
N
S
T
(
P
C
+
2
)
E
x
e
c
u
t
e
I
N
S
T
(
P
C
+
1
)
Execution Flow  
Program Counter  
Mode  
Initial Reset  
*11  
0
*10  
0
*9  
0
0
0
0
0
0
0
*8  
0
0
0
0
0
0
0
*7  
0
0
0
0
0
0
0
*6  
0
0
0
0
0
0
0
*5  
0
0
0
0
0
0
0
*4  
0
0
0
0
1
1
1
*3  
0
0
1
1
0
0
1
*2  
0
1
0
1
0
1
0
*1  
0
0
0
0
0
0
0
*0  
0
0
0
0
0
0
0
External Interrupt 0  
External Interrupt 1  
0
0
0
0
Comparator 0 interrupt  
Comparator 1 interrupt  
External Interrupt 2  
Multi-function Interrupt  
Skip  
0
0
0
0
0
0
0
0
Program Counter+2  
Loading PCL  
*11  
*10  
*9  
*8  
@7  
#7  
@6  
#6  
@5  
#5  
@4  
#4  
@3  
#3  
@2  
#2  
@1  
#1  
@0  
#0  
Jump, Call Branch  
#11  
#10  
#9  
#8  
Program Counter  
Note: *11~*0: Program counter bits  
#11~#0: Instruction code bits  
S11~S0: Stack register bits  
@7~@0: PCL bits  
Rev. 1.01  
6
January 21, 2009