欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6473434F16 参数 Datasheet PDF下载

HD6473434F16图片预览
型号: HD6473434F16
PDF下载: 下载PDF文件 查看货源
内容描述: 12伏不能应用于S -掩模模型(单电源规格) ,因为这可能会永久损坏设备。 [12 V must not be applied to the S-mask model (single-power-supply specification), as this may permanently damage the device.]
分类和应用: 外围集成电路微控制器可编程只读存储器时钟
文件页数/大小: 752 页 / 2557 K
品牌: HITACHI [ HITACHI SEMICONDUCTOR ]
 浏览型号HD6473434F16的Datasheet PDF文件第115页浏览型号HD6473434F16的Datasheet PDF文件第116页浏览型号HD6473434F16的Datasheet PDF文件第117页浏览型号HD6473434F16的Datasheet PDF文件第118页浏览型号HD6473434F16的Datasheet PDF文件第120页浏览型号HD6473434F16的Datasheet PDF文件第121页浏览型号HD6473434F16的Datasheet PDF文件第122页浏览型号HD6473434F16的Datasheet PDF文件第123页  
6.1.2  
Wait-State Control Register (WSCR)  
WSCR is an 8-bit readable/writable register that controls frequency division of the clock signals  
supplied to the supporting modules. It also controls wait state controller wait settings, RAM area  
setting for dual-power-supply flash memory, and selection/non-selection of single-power-supply  
flash memory control registers.  
WSCR is initialized to H'08 by a reset and in hardware standby mode. It is not initialized in  
software standby mode.  
Bit  
7
6
5
4
3
2
WMS0  
0
1
WC1  
0
0
WC0  
0
RAMS*1 RAM0*1 CKDBL FLSHE*2 WMS1  
Initial value  
Read/Write  
0
0
0
0
1
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Notes: *1 These bits are valid only in the H8/3437F and H8/3434F (dual-power-supply on-chip  
flash memory versions).  
*2This bit is valid only in the H8/3437SF (S-mask model, single-power-supply on-chip  
flash memory version).  
Bit 7—RAM Select (RAMS)  
Bit 6—RAM Area Select (RAM0)  
Bits 7 and 6 select a RAM area for emulation of dual-power-supply flash memory updates. For  
details, see the flash memory description in section 19, 20, ROM.  
Bit 5—Clock Double (CKDBL): Controls the frequency division of clock signals supplied to  
supporting modules.  
Bit 5: CKDBL  
Description  
0
The undivided system clock (ø) is supplied as the clock (øP) for supporting  
modules.  
(Initial value)  
1
The system clock (ø) is divided by two and supplied as the clock (øP) for  
supporting modules.  
Bit 4—Flash Memory Control Register Enable (FLSHE): Controls selection/non-selection of  
single-power-supply flash memory control registers. For details, see the description of flash  
memory in section 21, ROM. In models other than the H8/3437SF, this bit is reserved, but it can  
be written and read; its initial value is 0.  
Bits 3 and 2—Wait Mode Select 1 and 0 (WMS1/0)  
Bits 1 and 0—Wait Count 1 and 0 (WC1/0)  
These bits control wait-state insertion. For details, see section 5, Wait-State Controller.  
90  
 复制成功!