欢迎访问ic37.com |
会员登录 免费注册
发布采购

HSP3824VI 参数 Datasheet PDF下载

HSP3824VI图片预览
型号: HSP3824VI
PDF下载: 下载PDF文件 查看货源
内容描述: 直接序列扩频基带处理器 [Direct Sequence Spread Spectrum Baseband Processor]
分类和应用: 电信集成电路
文件页数/大小: 41 页 / 278 K
品牌: HARRIS [ HARRIS CORPORATION ]
 浏览型号HSP3824VI的Datasheet PDF文件第1页浏览型号HSP3824VI的Datasheet PDF文件第2页浏览型号HSP3824VI的Datasheet PDF文件第3页浏览型号HSP3824VI的Datasheet PDF文件第4页浏览型号HSP3824VI的Datasheet PDF文件第6页浏览型号HSP3824VI的Datasheet PDF文件第7页浏览型号HSP3824VI的Datasheet PDF文件第8页浏览型号HSP3824VI的Datasheet PDF文件第9页  
HSP3824  
Pin Description (Continued)  
NAME  
PIN  
TYPE I/O  
DESCRIPTION  
MD_RDY  
34  
O
MD_RDY is an output signal to the network processor, indicating a data packet is  
ready to be transferred to the processor. MD_RDY is an active high signal and it  
envelopes the data transfer over the RXD serial bus. MD_RDY returns to its inactive  
state when there is no more receiver data, when the programmable data length  
counter reaches its value or when the link has been interrupted. MD_RDY remains  
inactive during preamble synchronization.  
RX_PE  
ANTSEL  
SD  
33  
27  
25  
I
When active, receiver is configured to be operational, otherwise receiver is in standby  
mode. This is an active high input signal.  
O
The antenna select signal changes state as the receiver switches from antenna to  
antenna during the acquisition process in the antenna diversity mode.  
I/O  
SD is a serial bi-directional data bus which is used to transfer address and data to/from  
the internal registers. The bit ordering of an 8-bit word is MSB first. The first 8 bits  
during transfers indicate the register address immediately followed by 8 more bits  
representing the data that needs to be written or read at that register.  
SCLK  
24  
I
SCLK is the clock for the SD serial bus.The data on SD is clocked at the rising edge.  
SCLK is an input clock and it is asynchronous to the internal master clock (MCLK)The  
maximum rate of this clock is 10MHz or the master clock frequency, whichever is  
lower.  
AS  
R/W  
CS  
23  
8
I
I
I
AS is an address strobe used to envelope the Address or the data on SD.  
Logic 1 = envelopes the address bits.  
Logic 0 = envelopes the data bits.  
R/W is an input to the HSP3824 used to change the direction of the SD bus when  
reading or writing data on the SD bus. R/W must be set up prior to the rising edge of  
SCLK. A high level indicates read while a low level is a write.  
9
CS is a Chip select for the device to activate the serial control port.The CS doesn’t  
impact any of the other interface ports and signals, i.e. the TX or RX ports and  
interface signals. This is an active low signal. When inactive SD, SCLK, AS and R/W  
become “don’t care” signals.  
TEST 0-7  
37, 38, 39,  
40, 43, 44,  
45, 46  
O
This is a data port that can be programmed to bring out internal signals or data for  
monitoring. This data includes: Correlator phase and magnitude, NCO frequency  
offset estimate, and signal quality estimates. Some of the discrete signals available  
include: Carrier Sense (CRS), which becomes active when initial PN acquisition has  
been declared. Energy Detect (ED) which becomes active when the integrated RSSI  
value exceeds the programmable threshold. Both ED and CRS are active high  
signals.These bits are primarily reserved by the manufacturer for testing. A further  
description of the test port is given at the appropriate section of this data sheet.  
TEST_CK  
RESET  
1
O
I
This is the clock that is used in conjunction with the data that is being output from the  
test bus (TEST 0-7).  
28  
Master reset for device. When active TX and RX functions are disabled. If RESET is  
kept low the HSP3824 goes into the power standby mode. RESET does not alter any  
of the configuration register values nor it presets any of the registers into default  
values. Device requires programming upon power-up. RESET must be inactive during  
programming of the device.  
MCLK  
30  
I
Master Clock for device. The maximum frequency of this clock is 44MHz. This is used  
internally to generate all other internal necessary clocks and is divided by 1, 2, 4, or 8  
for the transceiver clocks.  
I
48  
47  
O
O
TX Spread baseband I digital output data. Data is output at the programmed chip rate.  
OUT  
Q
TX Spread baseband Q digital output data. Data is output at the programmed chip  
rate.  
OUT  
NOTE: Total of 48 pins; ALL pins are used.  
5
 复制成功!