欢迎访问ic37.com |
会员登录 免费注册
发布采购

FT232HL 参数 Datasheet PDF下载

FT232HL图片预览
型号: FT232HL
PDF下载: 下载PDF文件 查看货源
内容描述: FT232H单通道HI -SPEED USB ​​TO多用途UART / FIFO IC [FT232H Single Channel Hi-Speed USB to Multipurpose UART/FIFO IC]
分类和应用: 先进先出芯片
文件页数/大小: 65 页 / 1621 K
品牌: FTDI [ FUTURE TECHNOLOGY DEVICES INTERNATIONAL LTD. ]
 浏览型号FT232HL的Datasheet PDF文件第10页浏览型号FT232HL的Datasheet PDF文件第11页浏览型号FT232HL的Datasheet PDF文件第12页浏览型号FT232HL的Datasheet PDF文件第13页浏览型号FT232HL的Datasheet PDF文件第15页浏览型号FT232HL的Datasheet PDF文件第16页浏览型号FT232HL的Datasheet PDF文件第17页浏览型号FT232HL的Datasheet PDF文件第18页  
Document No.: FT_000288
FT232H SINGLE CHANNEL HI-SPEED USB TO MULTIPURPOSE UART/FIFO IC
Datasheet Version 1.3
Clearance No.: FTDI #199
3.5.2 FT232H pins used in an FT245 Synchronous FIFO Interface
The FT232H can be configured as a FT245 synchronous FIFO interface. When configured in this mode, the
pins used and the descriptions of the signals are shown in Table 3.7. To set this mode the external
EEPROM must be set to 245 modes. A software command (FT_SetBitMode) is then sent by the application
to the FTDI D2xx driver to tell the chip to enter 245 synchronous FIFO mode. In this mode, data is
written or read on the rising edge of the CLKOUT. Refer to Figure 4.4 for timing details.
Pin No.
13,14,15,16,
17,18,19,20
Name
ADBUS[7:0]
Type
I/O
FT245 Configuration Description
D7 to D0 bidirectional FIFO data. This bus is normally input
unless OE# is low.
When high, do not read data from the FIFO. When low, there
is data available in the FIFO which can be read by driving RD#
low. When in synchronous mode, data is transferred on every
clock that RXF# and RD# are both low. Note that the OE# pin
must be driven low at least 1 clock period before asserting
RD# low.
When high, do not write data into the FIFO. When low, data
can be written into the FIFO by driving WR# low. When in
synchronous mode, data is transferred on every clock that
TXE# and WR# are both low.
Enables the current FIFO data byte to be driven onto D0...D7
when RD# goes low. The next FIFO data byte (if available) is
fetched from the receive FIFO buffer each CLKOUT cycle until
RD# goes high.
Enables the data byte on the D0...D7 pins to be written into
the transmit FIFO buffer when WR# is low. The next FIFO data
byte is written to the transmit FIFO buffer each CLKOUT cycle
until WR# goes high.
21
RXF#
OUTPUT
25
TXE#
OUTPUT
26
RD#
INPUT
27
WR#
INPUT
The Send Immediate / WakeUp signal combines two functions
on a single pin. If USB is in suspend mode (PWREN# = 1) and
remote wakeup is enabled in the EEPROM, strobing this pin
28
low will cause the device to request a resume on the USB Bus.
SIWU#
INPUT
Normally, this can be used to wake up the Host PC.
During normal operation (PWREN# = 0), if this pin is strobed
low any data in the device RX buffer will be sent out over USB
on the next Bulk-IN request from the drivers regardless of the
pending packet size. This can be used to optimize USB transfer
speed for some applications. Tie this pin to VCCIO if not used.
60 MHz Clock driven from the chip. All signals should be
29
CLKOUT
OUTPUT
synchronized to this clock.
Output enable when low to drive data onto D0-7. This should
30
OE#
INPUT
be driven low at least 1 clock period before driving RD# low to
allow for data buffer turn-around.
Table 3.7 FT245 Synchronous FIFO Configured Pin Descriptions
For a functional description of this mode, please refer to section 4.4
Copyright © 2011 Future Technology Devices International Limited
14