FT232BQ USB UART ( USB - Serial) I.C.
3.0 Block Diagram (Simplified)
VCC
PWRCTL
SLEEP#
Baud Rate
48MHz
PWREN#
Generator
3.3 Volt
LDO
Regulator
Dual Port TX
Buffer
128 bytes
3V3OUT
TXD
RXD
RTS#
CTS#
DTR#
DSR#
USBDP
USBDM
DCD#
Serial Interface
Engine
UART
USB
Transceiver
USB
Protocol Engine
UART
FIFO Controller
RI#
( SIE )
TXDEN
TXLED#
RXLED#
Dual Port RX
Buffer
384 Bytes
USB DPLL
3V3OUT
EECS
EESK
EEPROM
Interface
XTOUT
XTIN
48MHz
EEDATA
6MHZ
Oscillator
x8 Clock
Multiplier
RESET
GENERATOR
RESET#
RSTOUT#
12MHz
TEST
GND
3.1 Functional Block Descriptions
•
3.3V LDO Regulator
The 3.3V LDO Regulator generates the 3.3 volt
and two single ended receivers provide USB data
in, SEO and USB Reset condition detection.
reference voltage for driving the USB transceiver
cell output buffers. It requires an external
•
•
USB DPLL
decoupling capacitor to be attached to the 3V3OUT
regulator output pin. It also provides 3.3V power to
the RSTOUT# pin. The main function of this block
is to power the USB Transceiver and the Reset
Generator Cells rather than to power external logic.
However, external circuitry requiring 3.3V nominal
at a current of not greater than 5mA could also
draw its power from the 3V3OUT pin if required.
The USB DPLL cell locks on to the incoming NRZI
USB data and provides separate recovered clock
and data signals to the SIE block.
6MHz Oscillator
The 6MHz Oscillator cell generates a 6MHz
reference clock input to the x8 Clock multiplier from
an external 6MHz crystal or ceramic resonator.
•
USB Transceiver
The USB Transceiver Cell provides the USB 1.1 /
USB 2.0 full-speed physical interface to the USB
cable. The output drivers provide 3.3 volt level slew
rate control signalling, whilst a differential receiver
DS232BQ Version 1.8
© Future Technology Devices Intl. Ltd. 2005
Page 5 of 25