欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC908AP32CFAE 参数 Datasheet PDF下载

MC908AP32CFAE图片预览
型号: MC908AP32CFAE
PDF下载: 下载PDF文件 查看货源
内容描述: [MC908AP32CFAE]
分类和应用:
文件页数/大小: 325 页 / 4102 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC908AP32CFAE的Datasheet PDF文件第143页浏览型号MC908AP32CFAE的Datasheet PDF文件第144页浏览型号MC908AP32CFAE的Datasheet PDF文件第145页浏览型号MC908AP32CFAE的Datasheet PDF文件第146页浏览型号MC908AP32CFAE的Datasheet PDF文件第148页浏览型号MC908AP32CFAE的Datasheet PDF文件第149页浏览型号MC908AP32CFAE的Datasheet PDF文件第150页浏览型号MC908AP32CFAE的Datasheet PDF文件第151页  
Timer Interface Module (TIM)  
9.9.4 TIM Channel Status and Control Registers  
Each of the TIM channel status and control registers:  
Flags input captures and output compares  
Enables input capture and output compare interrupts  
Selects input capture, output compare, or PWM operation  
Selects high, low, or toggling output on output compare  
Selects rising edge, falling edge, or any edge as the active input capture trigger  
Selects output toggling on TIM overflow  
Selects 0% and 100% PWM duty cycle  
Selects buffered or unbuffered output compare/PWM operation  
Address: T1SC0, $0025 and T2SC0, $0030  
Bit 7  
CH0F  
0
6
CH0IE  
0
5
MS0B  
0
4
MS0A  
0
3
ELS0B  
0
2
ELS0A  
0
1
TOV0  
0
Bit 0  
CH0MAX  
0
Read:  
Write:  
Reset:  
0
Figure 9-9. TIM Channel 0 Status and Control Register (TSC0)  
Address: T1SC1, $0028 and T2SC1, $0033  
Bit 7  
CH1F  
0
6
CH1IE  
0
5
0
4
MS1A  
0
3
ELS1B  
0
2
ELS1A  
0
1
TOV1  
0
Bit 0  
CH1MAX  
0
Read:  
Write:  
Reset:  
0
0
Figure 9-10. TIM Channel 1 Status and Control Register (TSC1)  
CHxF — Channel x Flag Bit  
When channel x is an input capture channel, this read/write bit is set when an active edge occurs on  
the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the  
TIM counter registers matches the value in the TIM channel x registers.  
When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x  
status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request  
occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore,  
an interrupt request cannot be lost due to inadvertent clearing of CHxF.  
Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect.  
1 = Input capture or output compare on channel x  
0 = No input capture or output compare on channel x  
CHxIE — Channel x Interrupt Enable Bit  
This read/write bit enables TIM CPU interrupt service requests on channel x.  
Reset clears the CHxIE bit.  
1 = Channel x CPU interrupt requests enabled  
0 = Channel x CPU interrupt requests disabled  
MSxB — Mode Select Bit B  
This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM1  
channel 0 and TIM2 channel 0 status and control registers.  
MC68HC908AP Family Data Sheet, Rev. 4  
146  
Freescale Semiconductor  
 复制成功!