欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HC908AP64CFB 参数 Datasheet PDF下载

MC68HC908AP64CFB图片预览
型号: MC68HC908AP64CFB
PDF下载: 下载PDF文件 查看货源
内容描述: [MC68HC908AP64CFB]
分类和应用: 外围集成电路时钟
文件页数/大小: 325 页 / 1651 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC68HC908AP64CFB的Datasheet PDF文件第97页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第98页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第99页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第100页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第102页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第103页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第104页浏览型号MC68HC908AP64CFB的Datasheet PDF文件第105页  
System Integration Module (SIM)  
7.2.2 Clock Start-up from POR or LVI Reset  
When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the  
CPU and peripherals are inactive and held in an inactive phase until after the 4096 ICLK cycle POR  
timeout has completed. The RST pin is driven low by the SIM during this entire period. The IBUS clocks  
start upon completion of the timeout.  
7.2.3 Clocks in Stop Mode and Wait Mode  
Upon exit from stop mode by an interrupt, break, or reset, the SIM allows ICLK to clock the SIM counter.  
The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is  
selectable as 4096 or 32 ICLK cycles. (See 7.6.2 Stop Mode.)  
In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules.  
Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode.  
Some modules can be programmed to be active in wait mode.  
7.3 Reset and System Initialization  
The MCU has these reset sources:  
Power-on reset module (POR)  
External reset pin (RST)  
Computer operating properly module (COP)  
Low-voltage inhibit module (LVI)  
Illegal opcode  
Illegal address  
All of these resets produce the vector $FFFE:$FFFF ($FEFE:$FEFF in monitor mode) and assert the  
internal reset signal (IRST). IRST causes all registers to be returned to their default values and all  
modules to be returned to their reset states.  
An internal reset clears the SIM counter (see 7.4 SIM Counter), but an external reset does not. Each of  
the resets sets a corresponding bit in the SIM reset status register (SRSR). (See 7.7 SIM Registers.)  
7.3.1 External Pin Reset  
The RST pin circuit includes an internal pull-up device. Pulling the asynchronous RST pin low halts all  
processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for a  
minimum of 67 ICLK cycles, assuming that neither the POR nor the LVI was the source of the reset. See  
Table 7-2 for details. Figure 7-4 shows the relative timing.  
Table 7-2. PIN Bit Set Timing  
Reset Type  
POR/LVI  
Number of Cycles Required to Set PIN  
4163 (4096 + 64 + 3)  
All others  
67 (64 + 3)  
MC68HC908AP Family Data Sheet, Rev. 4  
100  
Freescale Semiconductor  
 复制成功!