欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第266页浏览型号68HC912DG128PV8的Datasheet PDF文件第267页浏览型号68HC912DG128PV8的Datasheet PDF文件第268页浏览型号68HC912DG128PV8的Datasheet PDF文件第269页浏览型号68HC912DG128PV8的Datasheet PDF文件第271页浏览型号68HC912DG128PV8的Datasheet PDF文件第272页浏览型号68HC912DG128PV8的Datasheet PDF文件第273页浏览型号68HC912DG128PV8的Datasheet PDF文件第274页  
Freescale Semiconductor, Inc.  
Multiple Serial Interface  
Bit 7  
SPIF  
0
6
WCOL  
0
5
0
0
4
MODF  
0
3
0
0
2
0
0
1
0
0
Bit 0  
0
0
RESET:  
SP0SR — SPI Status Register  
$00D3  
Read anytime. Write has no meaning or effect.  
SPIF — SPI Interrupt Request  
SPIF is set after the eighth SCK cycle in a data transfer and it is  
cleared by reading the SP0SR register (with SPIF set) followed by an  
access (read or write) to the SPI data register.  
WCOL — Write Collision Status Flag  
The MCU write is disabled to avoid writing over the data being  
transferred. No interrupt is generated because the error status flag  
can be read upon completion of the transfer that was in progress at  
the time of the error. Automatically cleared by a read of the SP0SR  
(with WCOL set) followed by an access (read or write) to the SP0DR  
register.  
0 = No write collision  
1 = Indicates that a serial transfer was in progress when the MCU  
tried to write new data into the SP0DR data register.  
MODF — SPI Mode Error Interrupt Status Flag  
This bit is set automatically by SPI hardware if the MSTR control bit is  
set and the slave select input pin becomes zero. This condition is not  
permitted in normal operation. In the case where DDRS bit 7 is set,  
the PS7 pin is a general-purpose output pin or SS output pin rather  
than being dedicated as the SS input for the SPI system. In this  
special case the mode fault function is inhibited and MODF remains  
cleared. This flag is automatically cleared by a read of the SP0SR  
(with MODF set) followed by a write to the SP0CR1 register.  
Technical Data  
MC68HC912DG128 — Rev 3.0  
Multiple Serial Interface  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!