欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8366_07 参数 Datasheet PDF下载

56F8366_07图片预览
型号: 56F8366_07
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 184 页 / 2511 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8366_07的Datasheet PDF文件第154页浏览型号56F8366_07的Datasheet PDF文件第155页浏览型号56F8366_07的Datasheet PDF文件第156页浏览型号56F8366_07的Datasheet PDF文件第157页浏览型号56F8366_07的Datasheet PDF文件第159页浏览型号56F8366_07的Datasheet PDF文件第160页浏览型号56F8366_07的Datasheet PDF文件第161页浏览型号56F8366_07的Datasheet PDF文件第162页  
tIW  
IRQA  
tIF  
A0–A15  
First Instruction Fetch  
Not IRQA Interrupt Vector  
Figure 10-9 Recovery from Stop State Using Asynchronous Interrupt Timing  
10.10 Serial Peripheral Interface (SPI) Timing  
1
Table 10-18 SPI Timing  
Characteristic  
Symbol  
Min  
Max  
Unit  
See Figure  
Cycle time  
Master  
Slave  
tC  
10-10, 10-11,  
10-12, 10-13  
50  
50  
ns  
ns  
Enable lead time  
Master  
Slave  
tELD  
tELG  
tCH  
tCL  
10-13  
10-13  
25  
ns  
ns  
Enable lag time  
Master  
Slave  
100  
ns  
ns  
Clock (SCK) high time  
Master  
Slave  
10-10, 10-11,  
10-12, 10-13  
17.6  
25  
ns  
ns  
Clock (SCK) low time  
Master  
Slave  
10-13  
24.1  
25  
ns  
ns  
Data set-up time required for inputs  
Master  
Slave  
tDS  
tDH  
tA  
10-10, 10-11,  
10-12, 10-13  
20  
0
ns  
ns  
Data hold time required for inputs  
Master  
Slave  
10-10, 10-11,  
10-12, 10-13  
0
2
ns  
ns  
Access time (time to data active from  
high-impedance state)  
Slave  
10-13  
10-13  
4.8  
3.7  
15  
ns  
ns  
Disable time (hold time to high-impedance state)  
Slave  
tD  
15.2  
Data Valid for outputs  
Master  
Slave (after enable edge)  
tDV  
10-10, 10-11,  
10-12, 10-13  
4.5  
20.4  
ns  
ns  
56F8366 Technical Data, Rev. 6  
158  
Freescale Semiconductor  
Preliminary