欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8345 参数 Datasheet PDF下载

56F8345图片预览
型号: 56F8345
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 164 页 / 2236 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8345的Datasheet PDF文件第104页浏览型号56F8345的Datasheet PDF文件第105页浏览型号56F8345的Datasheet PDF文件第106页浏览型号56F8345的Datasheet PDF文件第107页浏览型号56F8345的Datasheet PDF文件第109页浏览型号56F8345的Datasheet PDF文件第110页浏览型号56F8345的Datasheet PDF文件第111页浏览型号56F8345的Datasheet PDF文件第112页  
6.5.1.3  
Software Reset (SW RST)—Bit 4  
This bit is always read as 0. Writing 1 to this field will cause the part to reset.  
6.5.1.4  
Stop Disable (STOP_DISABLE)—Bits 3–2  
00 = Stop mode will be entered when the 56800E core executes a STOP instruction  
01 = The 56800E STOP instruction will not cause entry into Stop mode; STOP_DISABLE can be  
reprogrammed in the future  
10 = The 56800E STOP instruction will not cause entry into Stop mode; STOP_DISABLE can then only be  
changed by resetting the device  
11 = Same operation as 10  
6.5.1.5  
Wait Disable (WAIT_DISABLE)—Bits 1–0  
00 = Wait mode will be entered when the 56800E core executes a WAIT instruction  
01 = The 56800E WAIT instruction will not cause entry into Wait mode; WAIT_DISABLE can be  
reprogrammed in the future  
10 = The 56800E WAIT instruction will not cause entry into Wait mode; WAIT_DISABLE can then only  
be changed by resetting the device  
11 = Same operation as 10  
6.5.2  
SIM Reset Status Register (SIM_RSTSTS)  
Bits in this register are set upon any system reset and are initialized only by a Power-On Reset (POR). A  
reset (other than POR) will only set bits in the register; bits are not cleared. Only software should clear this  
register.  
Base + $1  
15  
0
14  
0
13  
0
12  
0
11  
0
10  
0
9
0
8
0
7
0
6
0
5
4
3
2
1
0
0
0
Read  
Write  
SWR COPR  
EXTR POR  
0
0
0
0
0
0
0
0
0
0
0
0
RESET  
Figure 6-4 SIM Reset Status Register (SIM_RSTSTS)  
6.5.2.1  
Reserved—Bits 15–6  
This bit field is reserved or not implemented. It is read as 0 and cannot be modified by writing.  
6.5.2.2  
Software Reset (SWR)—Bit 5  
When 1, this bit indicates that the previous reset occurred as a result of a software reset (write to SW RST  
bit in the SIM_CONTROL register). This bit will be cleared by any hardware reset or by software. Writing  
a 0 to this bit position will set the bit, while writing a 1 to the bit will clear it.  
6.5.2.3  
COP Reset (COPR)—Bit 4  
When 1, the COPR bit indicates the Computer Operating Properly (COP) timer-generated reset has  
occurred. This bit will be cleared by a Power-On Reset or by software. Writing a 0 to this bit position will  
56F8345 Technical Data, Rev. 17  
108  
Freescale Semiconductor  
Preliminary  
 复制成功!