欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81867 参数 Datasheet PDF下载

F81867图片预览
型号: F81867
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART μSuper IO 128字节FIFO和省电功能 [6 UARTs μSuper IO With 128 Bytes FIFO and Power Saving Functions]
分类和应用: 先进先出芯片
文件页数/大小: 315 页 / 2394 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81867的Datasheet PDF文件第143页浏览型号F81867的Datasheet PDF文件第144页浏览型号F81867的Datasheet PDF文件第145页浏览型号F81867的Datasheet PDF文件第146页浏览型号F81867的Datasheet PDF文件第148页浏览型号F81867的Datasheet PDF文件第149页浏览型号F81867的Datasheet PDF文件第150页浏览型号F81867的Datasheet PDF文件第151页  
F81867  
3
2
1
0
GPIO03_IN  
GPIO02_IN  
GPIO01_IN  
GPIO00_IN  
R
R
R
R
-
-
-
-
-
-
-
-
The pin status of SUS_ACK#/GPIO03.  
The pin status of SUS_WARN#/GPIO02.  
The pin status of ERP_CTRL1#/GPIO01.  
The pin status of ERP_CTRL0#/GPIO00.  
GPIO0 Drive Enable Register Index F3h  
Name R/W Reset Default  
Bit  
Description  
GPIO07 Drive Enable.  
0: GPIO07 is open drain.  
1: GPIO07 is push pull.  
7
GPIO07_DRV_EN R/W 5VSB  
GPIO06_DRV_EN R/W 5VSB  
0
0
0
0
0
0
0
0
GPIO06 Drive Enable.  
0: GPIO06 is open drain.  
1: GPIO06 is push pull.  
6
5
4
3
2
1
0
GPIO05 Drive Enable.  
0: GPIO05 is open drain.  
1: GPIO05 is push pull.  
GPIO05_DRV_EN  
R/w 5VSB  
GPIO04 Drive Enable.  
0: GPIO04 is open drain.  
1: GPIO04 is push pull.  
GPIO04_DRV_EN R/W 5VSB  
GPIO03_DRV_EN R/W 5VSB  
GPIO02_DRV_EN R/W 5VSB  
GPIO01_DRV_EN R/W 5VSB  
GPIO00_DRV_EN R/W 5VSB  
GPIO03 Drive Enable.  
0: GPIO03 is open drain.  
1: GPIO03 is push pull.  
GPIO02 Drive Enable.  
0: GPIO02 is open drain.  
1: GPIO02 is push pull.  
GPIO01 Drive Enable.  
0: GPIO01 is open drain.  
1: GPIO01 is push pull.  
GPIO00 Drive Enable.  
0: GPIO00 is open drain.  
1: GPIO00 is push pull.  
GPIO0 Output Mode 1 Register Index F4h  
Bit  
Name  
R/W Reset Default  
Description  
GPIO03 output mode select:  
00: Level mode.  
01: Inverted level mode.  
10: High pulse mode.  
11: Low pulse mode.  
7-6  
GPIO03_MODE  
R/W 5VSB  
00b  
00b  
The pulse width is determined by GPIO03_PW_SEL.  
GPIO02 output mode select:  
00: Level mode.  
01: Inverted level mode.  
5-4  
GPIO02_MODE  
R/w 5VSB  
10: High pulse mode.  
11: Low pulse mode.  
The pulse width is determined by GPIO02_PW_SEL.  
147  
Dec, 2011  
V0.12P  
 复制成功!