EtronTech
EM68C16CWQG
Figure 25. Read burst interrupt timing: (CL=3, AL=0, RL=3, BL=8)
CK#
CK
Read A
Read B
NOP
NOP
NOP
NOP
NOP
NOP
NOP
NOP
CMD
DQS
DQS#
A0
A1
A2
A3
B0
B1
B2
B3
B4
B5
B6
B7
DQs
NOTE 1: Read burst interrupt function is only allowed on burst of 8. Burst interrupt of 4 is prohibited.
NOTE 2: Read burst of 8 can only be interrupted by another Read command. Read burst interruption by Write
command or Precharge command is prohibited.
NOTE 3: Read burst interrupt must occur exactly two clocks after previous Read command. Any other Read burst
interrupt timings are prohibited.
NOTE 4: Read burst interruption is allowed to any bank inside DRAM.
NOTE 5: Read burst with Auto Precharge enabled is not allowed to interrupt.
NOTE 6: Read burst interruption is allowed by another Read with Auto Precharge command.
NOTE 7: All command timings are referenced to burst length set in the mode register. They are not referenced to
actual burst. For example, Minimum Read to Precharge timing is AL+BL/2 where BL is the burst length set in the
mode register and not the actual burst (which is shorter because of interrupt).
Figure 26. Data input (write) timing
tDQSH
tDQSL
DQS#
DQS
DQS
DQS#
tWPRE
tWPSL
VIH(ac)
VIH(dc)
D
D
DQ
DM
D
D
VIL(ac)
VIL(dc)
tDS
tDH
tDS
tDH
VIH(dc)
VIH(ac)
DMin
DMin
DMin
VIL(dc)
DMin
VIL(ac)
Rev. 1.2
43
Apr. /2016