欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM68916CWQA 参数 Datasheet PDF下载

EM68916CWQA图片预览
型号: EM68916CWQA
PDF下载: 下载PDF文件 查看货源
内容描述: 8M ×16位DDRII同步DRAM ( SDRAM ) [8M x 16 bit DDRII Synchronous DRAM (SDRAM)]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 59 页 / 1180 K
品牌: ETRON [ ETRON TECHNOLOGY, INC. ]
 浏览型号EM68916CWQA的Datasheet PDF文件第6页浏览型号EM68916CWQA的Datasheet PDF文件第7页浏览型号EM68916CWQA的Datasheet PDF文件第8页浏览型号EM68916CWQA的Datasheet PDF文件第9页浏览型号EM68916CWQA的Datasheet PDF文件第11页浏览型号EM68916CWQA的Datasheet PDF文件第12页浏览型号EM68916CWQA的Datasheet PDF文件第13页浏览型号EM68916CWQA的Datasheet PDF文件第14页  
EtronTech
Extended Mode Register Set (EMRS )
EM68916CWQA
-
EMR(1)
The extended mode register(1) stores the data for enabling or disabling the DLL, output driver strength,
ODT value selection and additive latency. The default value of the extended mode register is not defined,
therefore the extended mode register must be written after power-up for proper operation. The extended
mode register is written by asserting LOW on CS#, RAS#, CAS#, WE# and HIGH on BA0, while controlling
the states of address pins A0 ~ A12. The DDR2 SDRAM should be in all bank precharge with CKE already
HIGH prior to writing into the extended mode register. The mode register set command cycle time (t
MRD
)
must be satisfied to complete the write operation to the extended mode register. Mode register contents
can be changed using the same command and clock cycle requirements during normal operation as long
as all banks are in the precharge state. A0 is used for DLL enable or disable. A1 is used for enabling a half
strength data-output driver. A3~A5 determine the additive latency, A2 and A6 are used for ODT value
selection, A7~A9 are used for OCD control, A10 is used for DQS# disable.
-
DLL Enable/Disable
The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and
upon returning to normal operation after having the DLL disabled. The DLL is automatically disabled when
entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any time
the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a Read command can be
issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for
synchronization to occur may result in a violation of the t
AC
or t
DQSCK
parameters.
Table 6. Extended Mode Resistor EMR (1) Bitmap
BA1 BA0 A12 A11 A10
0
1
Qoff
0
DQS#
A9
A8
A7
A6
Rtt
A5
A4
A3
A2
A1
A0 Address Field
OCD program
Additive Latency
Rtt D.I.C DLL
Extended Mode Register
BA1 BA0 MRS mode
0
0
MR
0
1
EMR(1)
1
0
EMR(2)
1
A9
0
0
0
1
1
1
A8
0
0
1
0
1
EMR(3)
A7
0
1
0
0
1
A6
0
0
1
1
A2
0
1
0
1
Rtt
(NOMINAL)
ODT Disable
75
Ω
150
Ω
50
Ω
A0
0
1
DLL Enable
Enable
Disable
OCD Calibration Program
OCD Calibration mode exit; maintain setting
A1
0
1
A5 A4 A3
0 0 0
0 0 1
0 1 0
0 1 1
1 0 0
1 0 1
1 1 0
1 1 1
Drive(1)
Drive(0)
Adjust mode
*1
OCD Calibration default
*2
A12
0
1
Qoff
Output buffer enabled
Output buffer disabled
*3
Output Driver
Impedance Control
Full strength
Reduced strength
Additive Latency
0
1
2
3
4
5
Reserved
Reserved
A10
0
1
DQS#
Enable
Disable
NOTE 1:
When Adjust mode is issued, AL from previously set value must be applied.
NOTE 2:
After setting to default, OCD calibration mode needs to be exited by setting A9-A7 to 000.
NOTE 3:
Output disabled – DQs, DQSs, DQSs#.This feature is intended to be used during I
DD
characterization of read
current.
Etron Confidential
10
Rev. 1.1
Apr. 2009