欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM63A165TS-7G 参数 Datasheet PDF下载

EM63A165TS-7G图片预览
型号: EM63A165TS-7G
PDF下载: 下载PDF文件 查看货源
内容描述: 16Mega ×16同步DRAM (SDRAM)的 [16Mega x 16 Synchronous DRAM (SDRAM)]
分类和应用: 内存集成电路光电二极管动态存储器
文件页数/大小: 73 页 / 1390 K
品牌: ETRON [ ETRON TECHNOLOGY, INC. ]
 浏览型号EM63A165TS-7G的Datasheet PDF文件第5页浏览型号EM63A165TS-7G的Datasheet PDF文件第6页浏览型号EM63A165TS-7G的Datasheet PDF文件第7页浏览型号EM63A165TS-7G的Datasheet PDF文件第8页浏览型号EM63A165TS-7G的Datasheet PDF文件第10页浏览型号EM63A165TS-7G的Datasheet PDF文件第11页浏览型号EM63A165TS-7G的Datasheet PDF文件第12页浏览型号EM63A165TS-7G的Datasheet PDF文件第13页  
EtronTech
6
EM63A165
The Read and AutoPrecharge command automatically performs the precharge operation after
the read operation. Once this command is given, any subsequent command cannot occur within a
time delay of {t
RP
(min.) + burst length}. At full-page burst, only the read operation is performed in this
command and the auto precharge function is ignored.
Write command
(RAS# = "H", CAS# = "L", WE# = "L", BAs = Bank, A10 = "L", A0-A8 = Column Address)
The Write command is used to write a burst of data on consecutive clock cycles from an active
row in an active bank. The bank must be active for at least t
RCD
(min.) before the Write command is
issued. During write bursts, the first valid data-in element will be registered coincident with the Write
command. Subsequent data elements will be registered on each successive positive clock edge
(refer to the following figure). The DQs remain with high-impedance at the end of the burst unless
another command is initiated. The burst length and burst sequence are determined by the mode
register, which is already programmed. A full-page burst will continue until terminated (at the end of
the page it will wrap to column 0 and continue).
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
NOP
WRITE A
NOP
NOP
NOP
NOP
NOP
NOP
NOP
COM M AND
DQ0 - DQ3
DIN A0
DIN A1
DIN A2
DIN A3
don't care
The first data element and the write
are registered on the same clock edge.
Extra data is masked.
Burst Write Operation
(Burst Length = 4, CAS# Latency = 1, 2, 3)
A write burst without the auto precharge function may be interrupted by a subsequent Write,
BankPrecharge/PrechargeAll, or Read command before the end of the burst length. An interrupt
coming from Write command can occur on any clock cycle following the previous Write command
(refer to the following figure).
T0
CLK
NOP
WRITE A
WRITE B
NOP
NOP
NOP
NOP
NOP
NOP
T1
T2
T3
T4
T5
T6
T7
T8
COM MAND
1 Clk Interval
DQ's
DIN A0
DIN B0
DIN B1
DIN B2
DIN B3
Write Interrupted by a Write
(Burst Length = 4, CAS# Latency = 1, 2, 3)
The Read command that interrupts a write burst without auto precharge function should be
issued one cycle after the clock edge in which the last data-in element is registered. In order to avoid
data contention, input data must be removed from the DQs at least one clock cycle before the first
read data appears on the outputs (refer to the following figure). Once the Read command is
registered, the data inputs will be ignored and writes will not be executed.
9
Rev 1.1 Apr. 2007