EtronTech
EM638325
2Mega x 32 SDRAM
Figure 15.3. Interleaved Column Write Cycle (Burst Length=4, CAS# Latency=3)
T0 T 1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
tCK3
CS#
RAS#
CAS#
WE#
BS0,1
A10
RAx
RAx
RBw
CBw
CBx
CBy
CBz
CAx RBw
CAy
A0~A9
DQM
tRCD
tWR
tRP
tWR(min)
tRRD > tRRD(min)
DAx0
Hi-Z
DQ
DBz2
DAx1 DAx2 DAx3DBw0 DBw1DBx0 DBx1 DBy0 DBy1 DAy0 DAy1 DBz0 DBz1
DBz3
Activate
Command
Bank A
Activate
Command
Bank B
Write
Command Command
Bank B Bank B
Write
Write
Command
Bank B
Write
Command
Bank A
Write
Command
Bank B
Precharge
Command
Bank B
Write
Precharge
Command
Bank A
Command
Bank A
Preliminary
52
Rev 1.4
Oct. 2005