ESMT
M24L216128SA
Switching Characteristics Over the Operating Range (continued)[10]
-55 [14]
Min.
-70
Unit
Parameter
Description
Max.
Min.
Max.
tBW
tSD
BLE/BHE LOW to Write End
Data Set-Up to Write End
50
60
ns
ns
25
0
45
0
tHD
Data Hold from Write End
ns
ns
ns
tHZWE
tLZWE
25
25
WE LOW to High-Z[11, 13]
WE HIGH to Low-Z[11, 13]
5
5
Switching Waveforms
Read Cycle 1 (Address Transition Controlled)[15, 16, 17]
Read Cycle 2 (OE Controlled)[16, 17]
Notes:
15. Device is continuously selected. OE , CE = VIL.
16. WE is HIGH for Read Cycle.
17. For the 55-ns Cycle, the addresses must not toggle once the read is started on the device. For the 70-ns Cycle, the
addresses must be stable within 10 ns after the start of the read cycle.
Elite Semiconductor Memory Technology Inc.
Publication Date : Jul. 2008
Revision : 1.2 6/14