ESMT
M12L64164A
Operation Temperature Condition -40°C~85°C
AC OPERATING TEST CONDITIONS (VDD = 3.3V ± 0.3V ,TA = -40 to 85 °C )
PARAMETER
Input levels (Vih/Vil)
VALUE
2.4/0.4
1.4
UNIT
V
Input timing measurement reference level
Input rise and fall-time
V
tr/tf = 1/1
1.4
ns
V
Output timing measurement reference level
Output load condition
See Fig. 2
Vtt = 1.4V
50
3.3V
1200
Ω
Ω
VOH (DC) =2.4V , IOH = -2 mA
VOL (DC) =0.4V , IOL = 2 mA
Output
Output
Z0 =50Ω
50pF
50pF
870
Ω
(Fig. 1) DC Output Load Circuit
(Fig. 2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
PARAMETER
SYMBOL
VERSION
-6
UNIT
NOTE
-5
-7
Row active to row active delay
tRRD(min)
10
15
12
18
14
20
ns
ns
1
1
tRCD(min)
RAS to CAS delay
Row precharge time
tRP(min)
tRAS(min)
tRAS(max)
tRC(min)
15
38
18
40
100
58
60
1
20
42
ns
ns
1
1
Row active time
us
@ Operating
Row cycle time
@ Auto refresh
53
55
63
70
ns
1
1,5
2
tRFC(min)
tCDL(min)
tRDL(min)
tBDL(min)
tCCD(min)
ns
Last data in to col. address delay
Last data in to row precharge
Last data in to burst stop
CLK
CLK
2
2
1
1
CLK
CLK
2
3
Col. address to col. address delay
CAS latency = 3
CAS latency = 2
2
1
Number of valid
Output data
ea
4
Note : 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then
rounding off to the next higher integer.
2. Minimum delay is required to complete with.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. A new command may be given tRFC after self refresh exit.
Elite Semiconductor Memory Technology Inc.
Publication Date: Dec. 2007
Revision: 1.2 6/45