欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L64164A-5TIG 参数 Datasheet PDF下载

M12L64164A-5TIG图片预览
型号: M12L64164A-5TIG
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×16位×4银行同步DRAM [1M x 16 Bit x 4 Banks Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 45 页 / 821 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L64164A-5TIG的Datasheet PDF文件第2页浏览型号M12L64164A-5TIG的Datasheet PDF文件第3页浏览型号M12L64164A-5TIG的Datasheet PDF文件第4页浏览型号M12L64164A-5TIG的Datasheet PDF文件第5页浏览型号M12L64164A-5TIG的Datasheet PDF文件第7页浏览型号M12L64164A-5TIG的Datasheet PDF文件第8页浏览型号M12L64164A-5TIG的Datasheet PDF文件第9页浏览型号M12L64164A-5TIG的Datasheet PDF文件第10页  
ESMT
PARAMETER
Input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall-time
Output timing measurement reference level
Output load condition
VALUE
2.4/0.4
1.4
tr/tf = 1/1
1.4
See Fig. 2
M12L64164A
Operation Temperature Condition -40°C~85°C
AC OPERATING TEST CONDITIONS
(VDD = 3.3V
±
0.3V
,TA
= -40 to 85
°
C )
UNIT
V
V
ns
V
3.3V
1200
Output
870
50pF
V
OH
(DC) =2.4V , I
OH
= -2 mA
V
OL
(DC) =0.4V , I
OL
= 2 mA
Output
Z0 =50
Vtt = 1.4V
50
50pF
(Fig. 1) DC Output Load Circuit
(Fig. 2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
PARAMETER
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
@ Operating
Row cycle time
@ Auto refresh
Last data in to col. address delay
Last data in to row precharge
Last data in to burst stop
Col. address to col. address delay
Number of valid
Output data
SYMBOL
-5
t
RRD(min)
t
RCD(min)
t
RP(min)
t
RAS(min)
t
RAS(max)
t
RC(min)
t
RFC(min)
t
CDL(min)
t
RDL(min)
t
BDL(min)
t
CCD(min)
CAS latency = 3
CAS latency = 2
53
55
10
15
15
38
VERSION
-6
12
18
18
40
100
58
60
1
2
1
1
2
1
63
70
-7
14
20
20
42
ns
ns
ns
ns
us
ns
ns
CLK
CLK
CLK
CLK
ea
1
1,5
2
2
2
3
4
1
1
1
1
UNIT
NOTE
Note : 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then
rounding off to the next higher integer.
2. Minimum delay is required to complete with.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. A new command may be given t
RFC
after self refresh exit.
Elite Semiconductor Memory Technology Inc.
Publication Date:
Dec.
2007
Revision: 1.2
6/45