欢迎访问ic37.com |
会员登录 免费注册
发布采购

M12L64164A-5TIG2M 参数 Datasheet PDF下载

M12L64164A-5TIG2M图片预览
型号: M12L64164A-5TIG2M
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 4MX16, 4.5ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, LEAD FREE, TSOP2-54]
分类和应用: 动态存储器光电二极管内存集成电路
文件页数/大小: 45 页 / 1259 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第26页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第27页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第28页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第29页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第31页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第32页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第33页浏览型号M12L64164A-5TIG2M的Datasheet PDF文件第34页  
ESMT  
M12L64164A (2M)  
Operation Temperature Condition -40°C~85°C  
Read & Write Cycle at Same Bank @ Burst Length = 4  
13  
14  
15  
16  
17  
18  
19  
0
1
2
3
4
5
6
7
8
9
11  
12  
10  
C L O C K  
H I G H  
C K E  
C S  
t
R C D  
R A S  
C A S  
* N o t e 2  
A D D R  
C b 0  
C a 0  
R b  
R a  
B A 0  
B A 1  
A 1 0/A P  
C L = 2  
R a  
R b  
Q a 0 Q a 1  
Q b 0 Q b 1 Q b 2 Q b 3  
Q a 2 Q a 3  
* N o t e 3  
D Q  
t
R D L  
C L = 3  
Q a 0 Q a 1  
Q b 0 Q b 1 Q b 2 Q b 3  
Q a 3  
Q a 2  
* N o t e 3  
t
R D L  
W E  
D Q M  
Precharge  
( A - Bank )  
Read  
( A - Bank )  
Row Active  
( A - Bank )  
Write  
( A - Bank )  
Row Active  
A - Bank )  
P r e c h a r g e  
( A B a n k )  
(
-
: D o n ' t C a r e  
*Note:  
1. Minimum row cycle times is required to complete internal DRAM operation.  
2. Row precharge can interrupt burst on any cycle. [CAS Latency-1] number of valid output data is  
available after Row precharge. Last valid output will be Hi-Z (tSHZ) after the clock.  
3. Output will be Hi-Z after the end of burst. (1, 2, 4, 8 & Full page bit burst)  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Jun. 2012  
Revision: 1.2 30/45  
 复制成功!