EN29LV320A
Figure 6. AC Waveforms for /DATA Polling During Embedded Algorithm
Operations
tRC
VA
tACC
tCE
VA
Addresses
CE#
VA
tCH
tOE
OE#
WE#
tOEH
tDF
tOH
Comple-
ment
True
Complement
Status Data
Valid Data
Valid Data
DQ[7]
Status
Data
True
DQ[6:0]
tBUS
RY/BY#
Notes:
1. VA=Valid Address for reading Data# Polling status data
2. This diagram shows the first status cycle after the command sequence, the last status read cycle and the array data read cycle.
Figure 7. AC Waveforms for Toggle Bit During Embedded Algorithm
Operations
tRC
Addresses
CE#
VA
VA
VA
VA
tACC
tCE
tCH
tOE
OE#
WE#
tOEH
tDF
tOH
Valid Status
(second
Valid Data
Valid Status
(first read)
Valid Status
DQ6, DQ2
RY/BY#
(stops toggling)
tBUSY
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
©2004 Eon Silicon Solution, Inc., www.essi.com.tw
41
Rev. B, Issue Date: 2007/07/17