欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM78P5841 参数 Datasheet PDF下载

EM78P5841图片预览
型号: EM78P5841
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器 [8 BIT MICROCONTROLLER]
分类和应用: 微控制器
文件页数/大小: 48 页 / 467 K
品牌: ELAN [ ELAN MICROELECTRONICS CORP ]
 浏览型号EM78P5841的Datasheet PDF文件第25页浏览型号EM78P5841的Datasheet PDF文件第26页浏览型号EM78P5841的Datasheet PDF文件第27页浏览型号EM78P5841的Datasheet PDF文件第28页浏览型号EM78P5841的Datasheet PDF文件第30页浏览型号EM78P5841的Datasheet PDF文件第31页浏览型号EM78P5841的Datasheet PDF文件第32页浏览型号EM78P5841的Datasheet PDF文件第33页  
EM78P5840/5841/5842  
8-bit Micro-controller  
VII.5 RESET  
The RESET can be caused by  
(1) Power on reset  
(2) WDT timeout. (if enabled and in GREEN or NORMAL mode)  
(3) /RESET pin pull low (At P71S = 1).  
Once the RESET occurs, the following functions are performed.  
The oscillator is running, or will be started.  
The Program Counter (R2) is set to all "0".  
When power on, the upper 3 bits of R3 and the upper 2 bits of R4 are cleared.  
The Watchdog timer and prescaler counter are cleared.  
The Watchdog timer is disabled.  
VII.6 Wake-up  
The controller provided sleep mode for power saving :  
SLEEP mode, RA(7) = 0 + "SLEP" instruction  
The controller will turn off all the CPU and crystal. Other circuit with power control like key tone control or  
PLL control (which has enable register), user has to turn it off by software.  
Wake-up from SLEEP mode  
(1) WDT time out  
(2) External interrupt  
(3) /RESET pull low  
All these cases will reset controller , and run the program at address zero. The status just like the power on reset.  
VII.7 Interrupt  
RF is the interrupt status register which records the interrupt request in flag bit. IOCF is the interrupt mask  
register. Global interrupt is enabled by ENI instruction and is disabled by DISI instruction. When one of the  
interrupts (when enabled) generated, will cause the next instruction to be fetched from address 008H. Once in the  
interrupt service routine, the source of the interrupt can be determined by polling the flag bits in the RF register.  
The interrupt flag bit must be cleared in software before leaving the interrupt service routine and enabling  
interrupts to avoid recursive interrupts.  
__________________________________________________________________________________________________________________________________________________________________  
* This specification is subject to change without notice.  
27  
2004/11/10 V2.6  
 复制成功!