欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM78P259NSO14J 参数 Datasheet PDF下载

EM78P259NSO14J图片预览
型号: EM78P259NSO14J
PDF下载: 下载PDF文件 查看货源
内容描述: [EM78Q153SN EM78P153SP EM78P153SN EM78156EH EM78156EP EM78156EM EM78156EKM EM78Q156ELP EM78Q156ELM EM78Q156ELKM EM78P156ELP EM78P156ELM EM78P156ELKM EM78P156NP EM78P156NM EM78447SH EM78447SAP EM78447SAM EM78447SAS EM78447SBP EM78447SBWM EM78Q447SH EM78Q447SAP EM78Q447SAM EM78Q447SBP EM78Q447SBWM EM78P447SAP EM78P447SAM EM78P447SAS EM78P447SBP EM78P447SBWM EM78Q257 EM78Q257AP EM78Q257AM EM78Q257BP EM78Q257BM EM78P257AP EM78P257AM EM78P257BP EM78P257BM EM78451H EM78451P EM78451AQ EM]
分类和应用:
文件页数/大小: 81 页 / 2574 K
品牌: ELAN [ ELAN MICROELECTRONICS CORP ]
 浏览型号EM78P259NSO14J的Datasheet PDF文件第56页浏览型号EM78P259NSO14J的Datasheet PDF文件第57页浏览型号EM78P259NSO14J的Datasheet PDF文件第58页浏览型号EM78P259NSO14J的Datasheet PDF文件第59页浏览型号EM78P259NSO14J的Datasheet PDF文件第61页浏览型号EM78P259NSO14J的Datasheet PDF文件第62页浏览型号EM78P259NSO14J的Datasheet PDF文件第63页浏览型号EM78P259NSO14J的Datasheet PDF文件第64页  
EM78P258N  
8-Bit Microprocessor with OTP ROM  
Under TCCBH / MSB Counter (IOC71):  
An 8-bit clock counter is for the most significant byte of TCCBX (TCCBH). It  
can be read, written, and cleared on any reset condition.  
When TCCBHE (IOC90) is “0,” then TCCBH is disabled. When TCCBHE is”1,”  
then TCCB is a 16-bit length counter.  
NOTE  
When TCCBH is Disabled:  
TCCB timeout period [1/Fosc x ( 256 - TCCB cnt ) x 1(CLK=2)]  
TCCB timeout period [1/Fosc x ( 256 - TCCB cnt ) x 2(CLK=4)]  
When TCCBH is Enabled:  
TCCB timeout period {1/Fosc x [ 65536 - (TCCBH * 256 + TCCB cnt)] x 1(CLK=2)}  
TCCB timeout period {1/Fosc x [ 65536 - (TCCBH * 256 + TCCB cnt)] x 2(CLK=4)}  
Under TCCC Counter (IOC81):  
IOC81 (TCCC) is an 8-bit clock counter. It can be read, written, and cleared on  
any reset condition.  
If HF (Bit 2 of IOCA0) = 1 and IRE (Bit 3 of IOCA0) = 1, TCCC counter scale  
uses the low-time segments of the pulse generated by Fcarrier frequency  
modulation (see Fig. 6-11 in Section 6.8.2, Function Description). Then TCCC  
value will be TCCC predict value.  
When HP = 0 or IRE = 0, the TCCC is an UP Counter.  
NOTE  
Under TCCC UP Counter mode:  
TCCC timeout period [1/Fosc x scaler (IOCA0) x (256-TCCC cnt) x 1(CLK=2)]  
TCCC timeout period [1/Fosc x scaler (IOCA0) x (256-TCCC cnt) x 2(CLK=4)]  
When HP = 1 and IRE = 1, TCCC counter scale uses the low-time segments of  
the pulse generated by Fcarrier frequency modulation  
NOTE  
Under IR mode:  
Fcarrier = FT/ 2 { [1+decimal TCCC Counter value (IOC81)] * TCCC Scale (IOCA0) }  
FT is system clock: FT = Fosc/1 (CLK=2)  
FT = Fosc/2 (CLK=4)  
54 •  
Product Specification (V1.0) 06.16.2005  
(This specification is subject to change without further notice)  
 复制成功!