欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBE21FE8ACWT-6E-E 参数 Datasheet PDF下载

EBE21FE8ACWT-6E-E图片预览
型号: EBE21FE8ACWT-6E-E
PDF下载: 下载PDF文件 查看货源
内容描述: 2GB全缓冲DIMM [2GB Fully Buffered DIMM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 22 页 / 194 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第9页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第10页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第11页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第12页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第14页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第15页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第16页浏览型号EBE21FE8ACWT-6E-E的Datasheet PDF文件第17页  
EBE21FE8ACWT  
13. Measured from 150mV to + 150mV on the differential waveform. The signal must be monotonic through  
the measurement region for rise and fall time. The 300mV measurement window is centered on the  
differential 0V crossing.  
14. Edge rate matching applies to rising edge rate for REFCLK+ and falling edge rate for REFCLK-. It is  
measured using a ± 75mV window centered on the median cross point where REFCLK+ rising meets  
REFCLK- falling. The median crosspoint is used to calculate the voltage thresholds the oscilloscope uses  
for the edge rate calculations. The rising edge rate of REFCLK+ should be compared to the falling edge  
rate of REFCLK-. The maximum allowed difference should not exceed 20% of the slowest edge  
15. Tstable is the time the differential clock must maintain a minimum ±150mV differential voltage after rising  
/falling edges before it is allowed to droop back into the ±100mV differential range.  
16.Measured with a single-ended input voltage of 1V.  
17. Applies to RefClk and RefClk#.  
18. This parameter is not a direct clock output parameter but it indirectly determines the clock output  
parameter TREF-JITTER.  
19. The net transport delay is the difference in time of flight between associated data and clock paths. The  
data path is defined from the reference clock source, through the TX, to data arrival at the data sampling  
point in the RX. The clock path is defined from the reference clock source to clock arrival at the same  
sampling point. The path delays are caused by copper trace routes, on-chip routing, on-chip buffering,  
etc. They include the time-of-flight of interpolators or other clock adjustment mechanisms. They do not  
include the phase delays caused by finite PLL loop bandwidth because these delays are modeled by the  
PLL transfer functions.  
20. Direct measurement of phase jitter records over NSAMPLE periods may be impractical. It is expected that  
the jitter will be measured over a smaller, yet statistically significant, sample size and the total jitter at  
NSAMPLE samples extrapolated from an estimate of the sigma of the random jitter components.  
21. Measured with SSC enabled on reference clock generator.  
22. As “measured” after the phase jitter filter. This number is separate from the receiver jitter budget that is  
defined by the TRX-Total-MIN parameters.  
23. This maximum value is below the noise floor of some test equipment.  
Data Sheet E1381E10 (Ver. 1.0)  
13  
 复制成功!