欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBD25UC8AMFA-5B 参数 Datasheet PDF下载

EBD25UC8AMFA-5B图片预览
型号: EBD25UC8AMFA-5B
PDF下载: 下载PDF文件 查看货源
内容描述: 256MB无缓冲DDR SDRAM DIMM [256MB Unbuffered DDR SDRAM DIMM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 18 页 / 147 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第6页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第7页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第8页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第9页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第11页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第12页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第13页浏览型号EBD25UC8AMFA-5B的Datasheet PDF文件第14页  
EBD25UC8AMFA-5  
DC Characteristics 1 (TA = 0 to +70°C, VDD = 2.6V 0.1V, VSS = 0V)  
Parameter  
Symbol  
IDD0  
Grade  
max.  
840  
Unit  
mA  
Test condition  
Notes  
1, 2, 9  
CKE VIH,  
tRC = tRC (min.)  
Operating current (ACTV-PRE)  
CKE VIH, BL = 4,  
CL = 3,  
tRC = tRC (min.)  
Operating current  
(ACTV-READ-PRE)  
IDD1  
1000  
mA  
1, 2, 5  
Idle power down standby current  
IDD2P  
IDD2F  
80  
mA  
mA  
CKE VIL  
CKE VIH, /CS VIH  
DQ, DQS, DM = VREF  
4
Floating idle  
Standby current  
Quiet idle  
280  
4, 5  
CKE VIH, /CS VIH  
DQ, DQS, DM = VREF  
IDD2Q  
IDD3P  
IDD3N  
IDD4R  
IDD4W  
IDD5  
280  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
mA  
4, 10  
Standby current  
Active power down  
standby current  
160  
CKE VIL  
3
CKE VIH, /CS VIH  
tRAS = tRAS (max.)  
CKE VIH, BL = 2,  
CL = 3  
Active standby current  
440  
3, 5, 6  
1, 2, 5, 6  
1, 2, 5, 6  
Operating current  
(Burst read operation)  
1520  
1520  
1200  
24  
Operating current  
(Burst write operation)  
CKE VIH, BL = 2,  
CL = 3  
tRFC = tRFC (min.),  
Input VIL or VIH  
Input VDD – 0.2 V  
Input 0.2 V  
Auto refresh current  
Self refresh current  
IDD6  
Operating current  
(4 banks interleaving)  
IDD7A  
2320  
BL = 4  
5, 6, 7  
Notes: 1. These IDD data are measured under condition that DQ pins are not connected.  
2. One bank operation.  
3. One bank active.  
4. All banks idle.  
5. Command/Address transition once per one cycle.  
6. DQ, DM and DQS transition twice per one cycle.  
7. 4 banks active. Only one bank is running at tRC = tRC (min.)  
8. The IDD data on this table are measured with regard to tCK = tCK (min.) in general.  
9. Command/Address transition once per one every two clock cycles.  
10. Command/Address stable at VIH or VIL.  
DC Characteristics 2 (TA = 0 to +70°C, VDD, VDDQ = 2.6V 0.1V, VSS = 0V)  
Parameter  
Symbol  
ILI  
min.  
–16  
–5  
max.  
16  
5
Unit  
µA  
Test condition  
Notes  
Input leakage current  
Output leakage current  
Output high current  
Output low current  
VDD VIN VSS  
VDD VOUT VSS  
VOUT = 1.95V  
ILO  
µA  
IOH  
IOL  
–16.2  
16.2  
mA  
mA  
1
1
VOUT = 0.35V  
Note: 1. DDR SDRAM component specification.  
Preliminary Data Sheet E0453E10 (Ver. 1.0)  
10  
 复制成功!