欢迎访问ic37.com |
会员登录 免费注册
发布采购

DM9000BEP 参数 Datasheet PDF下载

DM9000BEP图片预览
型号: DM9000BEP
PDF下载: 下载PDF文件 查看货源
内容描述: 以太网控制器与通用处理器接口 [Ethernet Controller With General Processor Interface]
分类和应用: 控制器以太网
文件页数/大小: 63 页 / 420 K
品牌: DAVICOM [ DAVICOM SEMICONDUCTOR, INC. ]
 浏览型号DM9000BEP的Datasheet PDF文件第1页浏览型号DM9000BEP的Datasheet PDF文件第2页浏览型号DM9000BEP的Datasheet PDF文件第4页浏览型号DM9000BEP的Datasheet PDF文件第5页浏览型号DM9000BEP的Datasheet PDF文件第6页浏览型号DM9000BEP的Datasheet PDF文件第7页浏览型号DM9000BEP的Datasheet PDF文件第8页浏览型号DM9000BEP的Datasheet PDF文件第9页  
DM9000B
Ethernet Controller with General Processor Interface
6.15 Wake Up Control Register ( 0FH ) (in 8-bit mode).................................................................................... 22
6.16 Physical Address Register ( 10H~15H ) ................................................................................................... 22
6.17 Multicast Address Register ( 16H~1DH ) .................................................................................................. 23
6.18 General purpose control Register ( 1EH ) ( For 8 Bit mode only, for 16 bit mode, see reg . 34H)...... 23
6.19 General purpose Register ( 1FH ) ( For 8 Bit mode only, for 16 bit mode, see reg . 34H) ....................... 24
6.20 TX SRAM Read Pointer Address Register (22H~23H)............................................................................. 24
6.21 RX SRAM Write Pointer Address Register (24H~25H)............................................................................. 24
6.22 Vendor ID Register (28H~29H) ................................................................................................................. 24
6.23 Product ID Register (2AH~2BH) ............................................................................................................... 24
6.24 Chip Revision Register (2CH) ................................................................................................................... 24
6.25 Transmit Control Register 2 ( 2DH ).......................................................................................................... 24
6.26 Operation Test Control Register ( 2EH ) ................................................................................................... 25
6.27 Special Mode Control Register ( 2FH ) ..................................................................................................... 25
6.28 Early Transmit Control/Status Register ( 30H ) ......................................................................................... 27
6.29 Check Sum Control Register ( 31H ) ........................................................................................................ 27
6.30 Receive Check Sum Status Register ( 32H ) ............................................................................................ 27
6.31 MII PHY Address Register ( 33H ) ............................................................................................................ 29
6.32 LED Pin Control Register ( 34H ) .............................................................................................................. 29
6.33 Processor Bus Control Register ( 38H ).................................................................................................... 29
6.34 INT Pin Control Register ( 39H ) ............................................................................................................... 30
6.35 System Clock Turn ON Control Register ( 50H ) ...................................................................................... 30
6.36 Resume System Clock Control Register ( 51H )....................................................................................... 30
6.37 Memory Data Pre-Fetch Read Command without Address Increment Register (F0H) ............................ 30
6.38 Memory Data Read Command without Address Increment Register (F1H)............................................. 30
6.39 Memory Data Read Command with Address Increment Register (F2H).................................................. 30
6.40 Memory Data Read address Register (F4H~F5H) ................................................................................... 30
6.41 Memory Data Write Command without Address Increment Register (F6H) ............................................. 30
6.42 Memory data write command with address increment Register (F8H)..................................................... 31
6.43 Memory data write address Register (FAH~FBH)..................................................................................... 31
6.44 TX Packet Length Register (FCH~FDH)................................................................................................... 31
6.45 Interrupt Status Register (FEH)................................................................................................................. 31
6.46 Interrupt Mask Register (FFH) .................................................................................................................. 31
7. EEPROM Format .............................................................................................................. 33
8. PHY Register Description ............................................................................................... 34
Final
Version: DM9000B-13-DS-F03
March 5, 2012
3