欢迎访问ic37.com |
会员登录 免费注册
发布采购

C9810AYB 参数 Datasheet PDF下载

C9810AYB图片预览
型号: C9810AYB
PDF下载: 下载PDF文件 查看货源
内容描述: [Processor Specific Clock Generator, CMOS, PDSO48, SSOP-48]
分类和应用: 光电二极管外围集成电路
文件页数/大小: 15 页 / 332 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号C9810AYB的Datasheet PDF文件第6页浏览型号C9810AYB的Datasheet PDF文件第7页浏览型号C9810AYB的Datasheet PDF文件第8页浏览型号C9810AYB的Datasheet PDF文件第9页浏览型号C9810AYB的Datasheet PDF文件第11页浏览型号C9810AYB的Datasheet PDF文件第12页浏览型号C9810AYB的Datasheet PDF文件第13页浏览型号C9810AYB的Datasheet PDF文件第14页  
+/+…when timing is critical  
C9810  
Low EMI Clock Generator for Intel 810 Chipset for Mobile Applications  
Advanced Information  
IMI Confidential  
Maximum Ratings  
This device contains circuitry to protect the inputs  
Maximum Input Voltage Relative to VSS: VSS - 0.3V  
Maximum Input Voltage Relative to VDD: VDD + 0.3V  
against damage due to high static voltages or electric  
field; however, precautions should be taken to avoid  
application of any voltage higher than the maximum  
rated voltages to this circuit. For proper operation, Vin  
Storage Temperature:  
Operating Temperature:  
Maximum ESD protection  
Maximum Power Supply:  
-65ºC to + 150ºC  
0ºC to +85ºC  
2KV  
and Vout should be constrained to the range:  
VSS<(Vin or Vout)<VDD  
Unused inputs must always be tied to an appropriate  
logic voltage level (either VSS or VDD).  
5.5V  
DC Parameters (all outputs loaded per table 5 below)  
Characteristic  
Symbol Min  
Typ  
Max  
1.0  
Units  
Vdc  
Vdc  
Vdc  
Vdc  
µA  
Conditions  
Input Low Voltage  
VIL1  
VIH1  
VIL2  
VIH2  
IIL  
-
-
-
-
-
Note 1  
Input High Voltage  
2.0  
-
-
1.0  
-
Input Low Voltage  
Note 2  
Input High Voltage  
2.2  
-66  
Input Low Current (@VIL = VSS)  
Input High Current (@VIL =VDD)  
Tri-State leakage Current  
Dynamic Supply Current  
Dynamic Supply Current  
Static Supply Current  
Input pin capacitance  
Output pin capacitance  
Pin capacitance  
-5  
For internal Pull up resistors,  
Notes 1,3  
IIH  
5
µA  
Ioz  
-
-
10  
280  
100  
300  
5
µA  
Idd3.3V  
Idd2.5V  
Isdd  
Cin  
-
-
mA  
mA  
µA  
Sel2 = Sel1 = Sel0 = 1  
Sel2 = Sel1 = Sel0 = 1  
Sel2 = Sel1 = Sel0 = x  
-
-
-
-
-
-
pF  
Cout  
Lpin  
Cxtal  
VBIAS  
Txs  
-
-
6
pF  
-
-
36  
7
nH  
Crystal pin capacitance  
Crystal DC Bias Voltage  
Crystal Startup time  
32  
0.3Vdd  
-
38  
0.7Vdd  
40  
pF  
Measured from Pin to Ground. Note 4  
From Stable 3.3V power supply.  
Vdd/2  
-
V
µS  
VDD=VDDS = 3.3V ±5%, VDDC = VDDI = 2.5 ± 5%, TA = 0º to +70ºC  
Applicable to input signals: Sel(0:1), PD#  
Applicable to Sdata, and Sclk.  
Although internal pull-up resistors have a typical value of 250K, this value may vary between 200K and 500K.  
Although the device will reliably interface with crystals of a 17pF – 20pF CL range, it is optimized to interface with a typical CL = 18pF  
Note1:  
Note2:  
Note3:  
Note4:  
crystal specifications.  
Clock Name  
Max Load (in pF)  
CPU, IOAPIC, REF, USB  
PCI, SDRAM, 3V66  
DOT  
20  
30  
15  
Table 5  
INTERNATIONAL MICROCIRCUITS, INC. 525 LOS COCHES ST.  
MILPITAS, CA 95035, USA TEL: 408-263-6300, FAX 408-263-6571  
Rev 0.4  
8/31/1999  
Page 10 of 15  
http://www.imicorp.com  
 复制成功!