欢迎访问ic37.com |
会员登录 免费注册
发布采购

BCM4354XKUBGT 参数 Datasheet PDF下载

BCM4354XKUBGT图片预览
型号: BCM4354XKUBGT
PDF下载: 下载PDF文件 查看货源
内容描述: [Single-Chip 5G Wi-Fi IEEE 802.11ac 2×2 MAC/ Baseband/Radio with Integrated Bluetooth 4.1 and FM Receiver]
分类和应用:
文件页数/大小: 192 页 / 4575 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号BCM4354XKUBGT的Datasheet PDF文件第180页浏览型号BCM4354XKUBGT的Datasheet PDF文件第181页浏览型号BCM4354XKUBGT的Datasheet PDF文件第182页浏览型号BCM4354XKUBGT的Datasheet PDF文件第183页浏览型号BCM4354XKUBGT的Datasheet PDF文件第185页浏览型号BCM4354XKUBGT的Datasheet PDF文件第186页浏览型号BCM4354XKUBGT的Datasheet PDF文件第187页浏览型号BCM4354XKUBGT的Datasheet PDF文件第188页  
BCM4354 Data Sheet  
Sequencing of Reset and Regulator Control Signals  
Figure 50 shows the WLAN boot-up sequence from power-up to firmware download.  
Figure 50: WLAN Boot-Up Sequence  
VBAT*  
VDDIO  
WL_REG_ON  
< 950 µs  
VDDC  
(from internal PMU)  
< 104 ms  
Internal POR  
After a fixed delay following Internal POR and WL_REG_ON going high,  
the device responds to host F0 (address 0x14) reads.  
< 4 ms  
Device requests for reference clock  
8 ms  
After 8 ms the reference clock is  
assumed to be up. Access to PLL  
registers is possible.  
Host Interaction:  
Host polls F0 (address 0x14) until it reads a  
predefined pattern.  
Host sets wake-up-wlan bit and  
waits 8 ms, the maximum time for  
reference clock availability.  
After 8 ms, host programs PLL  
registers to set crystal frequency  
Chip active interrupt is asserted after the PLL locks  
Host downloads  
code.  
*Notes:  
1. VBAT should not rise 10%–90% faster than 40 microseconds.  
2. VBAT should be up before or at the same time as VDDIO. VDDIO should NOT be present first or be held high before VBAT is high.  
Broadcom®  
October 15, 2014 • 4354-DS109-R  
Page 183  
BROADCOM CONFIDENTIAL  
 复制成功!