Ultra37000 CPLD Family
Logic Block Diagrams (continued)
TDI
JTAG Tap
CY37128/CY37128V (160-lead TQFP)
CLOCK
INPUTS
TCK
TMS
TDO
INPUTS
1
Controller
4
INPUT/CLOCK
MACROCELLS
JTAG
EN
INPUT
MACROCELL
4
4
16 I/Os
LOGIC
BLOCK
A
LOGIC
BLOCK
H
16 I/Os
I/O0–I/O15
36
16
36
16
I/O112–I/O127
I/O96–I/O111
I/O80–I/O95
I/O64–I/O79
PIM
LOGIC
BLOCK
B
LOGIC
BLOCK
G
16 I/Os
16 I/Os
16 I/Os
36
16
36
16
I/O16–I/O31
16 I/Os
LOGIC
BLOCK
C
LOGIC
BLOCK
F
36
16
36
16
I/O32–I/O47
16 I/Os
LOGIC
BLOCK
D
LOGIC
BLOCK
E
16 I/Os
36
16
36
16
I/O28–I/O63
64
64
Clock/
Input
CY37192/CY37192V (160-lead TQFP)
Input
4
1
4
4
36
16
36
16
36
36
LOGIC
LOGIC
BLOCK
L
10 I/Os
I/O110–I/O119
10 I/Os
I/O0–I/O9
BLOCK
A
16
36
10 I/Os
I/O100–I/O109
10 I/Os
I/O10–I/O19
LOGIC
BLOCK
B
LOGIC
BLOCK
K
16
36
16
36
16
10 I/Os
I/O90–I/O99
10 I/Os
I/O20–I/O29
LOGIC
BLOCK
C
LOGIC
BLOCK
J
16
36
16
36
16
PIM
10 I/Os
I/O80–I/O89
10 I/Os
I/O30–I/O39
LOGIC
BLOCK
D
LOGIC
BLOCK
I
36
16
36
16
10 I/Os
I/O70–I/O79
10 I/Os
I/O40–I/O49
LOGIC
BLOCK
E
LOGIC
BLOCK
H
36
16
10 I/Os
I/O60–I/O69
10 I/Os
I/O50–I/O59
LOGIC
BLOCK
F
LOGIC
BLOCK
G
60
60
TDI
TCK
TMS
JTAG Tap
Controller
TDO
Document #: 38-03007 Rev. *D
Page 10 of 64