欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9951901QYA 参数 Datasheet PDF下载

5962-9951901QYA图片预览
型号: 5962-9951901QYA
PDF下载: 下载PDF文件 查看货源
内容描述: 5V , 3.3V , ISRTM高性能的CPLD [5V, 3.3V, ISRTM High-Performance CPLDs]
分类和应用: 可编程逻辑器件输入元件时钟
文件页数/大小: 64 页 / 1733 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号5962-9951901QYA的Datasheet PDF文件第13页浏览型号5962-9951901QYA的Datasheet PDF文件第14页浏览型号5962-9951901QYA的Datasheet PDF文件第15页浏览型号5962-9951901QYA的Datasheet PDF文件第16页浏览型号5962-9951901QYA的Datasheet PDF文件第18页浏览型号5962-9951901QYA的Datasheet PDF文件第19页浏览型号5962-9951901QYA的Datasheet PDF文件第20页浏览型号5962-9951901QYA的Datasheet PDF文件第21页  
Ultra37000 CPLD Family  
Parameter[11]  
VX  
Output Waveform—Measurement Level  
tER(–)  
1.5V  
V
OH  
0.5V  
0.5V  
V
V
X
X
tER(+)  
tEA(+)  
tEA(–)  
2.6V  
1.5V  
Vthe  
V
V
OL  
X
V
OH  
0.5V  
V
X
0.5V  
V
OL  
(d) Test Waveforms  
Switching Characteristics Over the Operating Range [12]  
Parameter  
Description  
Unit  
Combinatorial Mode Parameters  
[13, 14, 15]  
tPD  
Input to Combinatorial Output  
ns  
ns  
ns  
ns  
ns  
[13, 14, 15]  
[13, 14, 15]  
tPDL  
Input to Output Through Transparent Input or Output Latch  
Input to Output Through Transparent Input and Output Latches  
Input to Output Enable  
tPDLL  
[13, 14, 15]  
tEA  
[11, 13]  
tER  
Input to Output Disable  
Input Register Parameters  
tWL  
tWH  
tIS  
Clock or Latch Enable Input LOW Time[8]  
Clock or Latch Enable Input HIGH Time[8]  
ns  
ns  
ns  
ns  
ns  
ns  
Input Register or Latch Set-up Time  
tIH  
Input Register or Latch Hold Time  
[13, 14, 15]  
[13, 14, 15]  
tICO  
Input Register Clock or Latch Enable to Combinatorial Output  
tICOL  
Input Register Clock or Latch Enable to Output Through Transparent Output Latch  
Synchronous Clocking Parameters  
[14, 15]  
tCO  
Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable to Output  
ns  
ns  
ns  
[13]  
tS  
Set-Up Time from Input to Sync. Clk (CLK0, CLK1, CLK2, or CLK3) or Latch Enable  
Register or Latch Data Hold Time  
tH  
[13, 14, 15]  
[13]  
tCO2  
Output Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable to Combinatorial Output ns  
Delay (Through Logic Array)  
tSCS  
Output Synchronous Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable to Output Synchronous  
Clock (CLK0, CLK1, CLK2, or CLK3) or Latch Enable (Through Logic Array)  
ns  
[13]  
tSL  
Set-Up Time from Input Through Transparent Latch to Output Register Synchronous Clock (CLK0 ns  
CLK1, CLK2, or CLK3) or Latch Enable  
tHL  
Hold Time for Input Through Transparent Latch from Output Register Synchronous Clock (CLK0,  
CLK1, CLK2, or CLK3) or Latch Enable  
ns  
Notes:  
11. t measured with 5-pF AC Test Load and t measured with 35-pF AC Test Load.  
ER  
EA  
12. All AC parameters are measured with two outputs switching and 35-pF AC Test Load.  
13. Logic Blocks operating in Low-Power Mode, add t to this spec.  
LP  
14. Outputs using Slow Output Slew Rate, add t  
to this spec.  
SLEW  
15. When V  
= 3.3V, add t  
to this spec.  
CCO  
3.3IO  
Document #: 38-03007 Rev. *D  
Page 17 of 64  
 复制成功!