欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9736101QYA 参数 Datasheet PDF下载

5962-9736101QYA图片预览
型号: 5962-9736101QYA
PDF下载: 下载PDF文件 查看货源
内容描述: 16K / 32K ×9深度的FIFO同步 [16K/32K x 9 Deep Sync FIFOs]
分类和应用: 存储先进先出芯片
文件页数/大小: 18 页 / 548 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号5962-9736101QYA的Datasheet PDF文件第4页浏览型号5962-9736101QYA的Datasheet PDF文件第5页浏览型号5962-9736101QYA的Datasheet PDF文件第6页浏览型号5962-9736101QYA的Datasheet PDF文件第7页浏览型号5962-9736101QYA的Datasheet PDF文件第9页浏览型号5962-9736101QYA的Datasheet PDF文件第10页浏览型号5962-9736101QYA的Datasheet PDF文件第11页浏览型号5962-9736101QYA的Datasheet PDF文件第12页  
CY7C4261
CY7C4271
Switching Waveforms
Write Cycle Timing
t
CLKH
WCLK
t
DS
D
0
–D
17
t
ENS
WEN1
t
ENH
NO OPERATION
t
CLK
t
CLKL
t
DH
WEN2
(if applicable)
FF
t
SKEW1
RCLK
REN1, REN2
NO OPERATION
t
WFF
t
WFF
Read Cycle Timing
t
CLKH
RCLK
t
ENS
REN1, REN2
t
REF
EF
t
A
Q
0
–Q
17
t
OLZ
OE
t
SKEW1
WCLK
t
OE
VALID DATA
t
CKL
t
CLKL
t
ENH
NO OPERATION
t
REF
t
OHZ
WEN1
WEN2
Notes:
14. t
SKEW1
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time
between the rising edge of RCLK and the rising edge of WCLK is less than t
SKEW1
, then FF may not change state until the next WCLK rising edge.
15. t
SKEW1
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. It the time
between the rising edge of WCLK and the rising edge of RCLK is less than t
SKEW2
, then EF may not change state until the next RCLK rising edge.
Document #: 38-06015 Rev. *C
Page 8 of 18