欢迎访问ic37.com |
会员登录 免费注册
发布采购

CMX808AE3 参数 Datasheet PDF下载

CMX808AE3图片预览
型号: CMX808AE3
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭无线电CTCSS “ 2型”编码器和解码器 [Family Radio CTCSS ‘Type 2’ Encoder and Decoder]
分类和应用: 解码器编码器无线
文件页数/大小: 23 页 / 528 K
品牌: CMLMICRO [ CML MICROCIRCUITS ]
 浏览型号CMX808AE3的Datasheet PDF文件第1页浏览型号CMX808AE3的Datasheet PDF文件第2页浏览型号CMX808AE3的Datasheet PDF文件第3页浏览型号CMX808AE3的Datasheet PDF文件第5页浏览型号CMX808AE3的Datasheet PDF文件第6页浏览型号CMX808AE3的Datasheet PDF文件第7页浏览型号CMX808AE3的Datasheet PDF文件第8页浏览型号CMX808AE3的Datasheet PDF文件第9页  
Family Radio CTCSS 'Type 2' Encoder and Decoder  
CMX808A  
1.3  
Signal List  
Package  
Signal  
Description  
E3  
P4  
Pin No. Pin No.  
Name  
Type  
O/P  
I/P  
1
2
1
2
XTALN  
The inverted output of the on-chip oscillator.  
XTAL/CLOCK  
The input to the on-chip oscillator, for external  
Xtal circuit or clock.  
3
4
5
3
4
5
SERIAL CLOCK  
I/P  
The "C-BUS" serial clock input. This clock,  
produced by the µController, is used for transfer  
timing of commands and data to and from the  
device. See "C-BUS" Timing Diagram (Figure  
4).  
COMMAND DATA  
REPLY DATA  
I/P  
The "C-BUS" serial data input from the  
µController. Data is loaded into this device in  
8-bit bytes, MSB (D7) first, and LSB (D0) last,  
synchronised to the SERIAL CLOCK. See  
"C-BUS" Timing Diagram (Figure 4).  
O/P  
The "C-BUS" serial data output to the  
µController. The transmission of REPLY DATA  
bytes is synchronised to the SERIAL CLOCK  
under the control of the CSN input. This 3-state  
output is held at high impedance when not  
sending data to the µController. See "C-BUS"  
Timing Diagram (Figure 4).  
6
7
6
7
CSN  
I/P  
The "C-BUS" data loading control function: this  
input is provided by the µController. Data  
transfer sequences are initiated, completed or  
aborted by the CSN signal. See "C-BUS"  
Timing Diagram (Figure 4).  
IRQN  
O/P  
This output indicates an interrupt condition to  
the µController by going to a logic "0". This is a  
"wire-ORable" output, enabling the connection  
of up to 8 peripherals to 1 interrupt port on the  
µController. This pin has a low impedance  
pulldown to logic "0" when active and a high-  
impedance when inactive. An external pullup  
resistor is required.  
An interrupt is effective if not masked out by the  
IRQ MASK (bit 0 in the SUB-AUDIO CONTROL  
register $80).  
2003 CML Microsystems Plc  
4
D/808A/6  
 复制成功!