欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS42435-CMZR 参数 Datasheet PDF下载

CS42435-CMZR图片预览
型号: CS42435-CMZR
PDF下载: 下载PDF文件 查看货源
内容描述: 108分贝192千赫4中, 8输出的TDM CODEC [108 dB, 192 kHz 4-In, 8-Out TDM CODEC]
分类和应用:
文件页数/大小: 58 页 / 1344 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS42435-CMZR的Datasheet PDF文件第30页浏览型号CS42435-CMZR的Datasheet PDF文件第31页浏览型号CS42435-CMZR的Datasheet PDF文件第32页浏览型号CS42435-CMZR的Datasheet PDF文件第33页浏览型号CS42435-CMZR的Datasheet PDF文件第35页浏览型号CS42435-CMZR的Datasheet PDF文件第36页浏览型号CS42435-CMZR的Datasheet PDF文件第37页浏览型号CS42435-CMZR的Datasheet PDF文件第38页  
CS42435  
5.6.4  
Left-Justified  
AUX_LRCK  
Left Channel  
Right Channel  
AUX_SCLK  
AUX_SDIN  
M SB  
LSB  
M SB  
LSB  
MSB  
AUX2  
AUX1  
Figure 15. AUX Left-Justified Format  
5.7  
Control Port Description and Timing  
The control port is used to access the registers, in Software Mode, allowing the CS42435 to be configured  
for the desired operational modes and formats. The operation of the control port may be completely asyn-  
chronous with respect to the audio sample rates. However, to avoid potential interference problems, the  
control port pins should remain static if no operation is required.  
The control port has two modes: SPI and I²C, with the CS42435 acting as a slave device. SPI Mode is se-  
lected if there is a high-to-low transition on the AD0/CS pin, after the RST pin has been brought high. I²C  
Mode is selected by connecting the AD0/CS pin through a resistor to VLC or DGND, thereby permanently  
selecting the desired AD0 bit address state.  
5.7.1  
SPI Mode  
In SPI Mode, CS is the CS42435 chip-select signal, CCLK is the control port bit clock (input into the  
CS42435 from the microcontroller), CDIN is the input data line from the microcontroller, CDOUT is the  
output data line to the microcontroller. Data is clocked in on the rising edge of CCLK and out on the falling  
edge.  
Figure 16 shows the operation of the control port in SPI Mode. To write to a register, bring CS low. The  
first seven bits on CDIN form the chip address and must be 1001111. The eighth bit is a read/write indi-  
cator (R/W), which should be low to write. The next eight bits form the Memory Address Pointer (MAP),  
which is set to the address of the register that is to be updated. The next eight bits are the data which will  
be placed into the register designated by the MAP. During writes, the CDOUT output stays in the Hi-Z  
state. It may be externally pulled high or low with a 47 kΩ resistor, if desired.  
There is a MAP auto-increment capability, enabled by the INCR bit in the MAP register. If INCR is a zero,  
the MAP will stay constant for successive read or writes. If INCR is set to a 1, the MAP will auto-increment  
after each byte is read or written, allowing block reads or writes of successive registers.  
To read a register, the MAP has to be set to the correct address by executing a partial write cycle which  
finishes (CS high) immediately after the MAP byte. The MAP auto-increment bit (INCR) may be set or not,  
as desired. To begin a read, bring CS low, send out the chip address and set the read/write bit (R/W) high.  
The next falling edge of CCLK will clock out the MSB of the addressed register (CDOUT will leave the high  
impedance state). If the MAP auto-increment bit is set to 1, the data for successive registers will appear  
consecutively.  
34  
DS685F1