欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2200-CP-CZZ 参数 Datasheet PDF下载

CS2200-CP-CZZ图片预览
型号: CS2200-CP-CZZ
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频合成器 [Fractional-N Frequency Synthesizer]
分类和应用: 信号电路锁相环或频率合成电路光电二极管
文件页数/大小: 26 页 / 308 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2200-CP-CZZ的Datasheet PDF文件第16页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第17页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第18页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第19页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第21页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第22页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第23页浏览型号CS2200-CP-CZZ的Datasheet PDF文件第24页  
CS2200-CP  
8.2.3  
PLL Clock Output Disable (ClkOutDis)  
This bit controls the output driver for the CLK_OUT pin.  
ClkOutDis  
Output Driver State  
0
CLK_OUT output driver enabled.  
CLK_OUT output driver set to high-impedance.  
“PLL Clock Output” on page 14  
1
Application:  
8.3  
Device Configuration 1 (Address 03h)  
7
6
5
4
3
2
1
0
RModSel2  
RModSel1  
RModSel0  
Reserved  
Reserved  
AuxOutSrc1  
AuxOutSrc0  
EnDevCfg1  
8.3.1  
R-Mod Selection (RModSel[2:0])  
Selects the R-Mod value, which is used as a factor in determining the PLL’s Fractional N.  
RModSel[2:0]  
R-Mod Selection  
000  
Left-shift R-value by 0 (x 1).  
Left-shift R-value by 1 (x 2).  
Left-shift R-value by 2 (x 4).  
Left-shift R-value by 3 (x 8).  
Right-shift R-value by 1 (÷ 2).  
Right-shift R-value by 2 (÷ 4).  
Right-shift R-value by 3 (÷ 8).  
Right-shift R-value by 4 (÷ 16).  
“Manual Ratio Modifier (R-Mod)” on page 12  
001  
010  
011  
100  
101  
110  
111  
Application:  
8.3.2  
Auxiliary Output Source Selection (AuxOutSrc[1:0])  
Selects the source of the AUX_OUT signal.  
AuxOutSrc[1:0]  
Auxiliary Output Source  
RefClk.  
00  
01  
Reserved.  
10  
CLK_OUT.  
11  
PLL Lock Status Indicator.  
“Auxiliary Output” on page 14  
Application:  
Note: When set to 11, AuxLckCfg sets the polarity and driver type (“AUX PLL Lock Output Configura-  
tion (AuxLockCfg)” on page 22).  
8.3.3  
Enable Device Configuration Registers 1 (EnDevCfg1)  
This bit, in conjunction with EnDevCfg2, enables control port mode. Both bits must be set to 1 during ini-  
tialization.  
EnDevCfg1  
Register State  
0
Disabled.  
1
Enabled.  
Application:  
“SPI / I²C Control Port” on page 16  
Note: EnDevCfg2 must also be set to enable control port mode (“SPI / I²C Control Port” on page 16).  
20  
DS759PP1