欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2100CP-CZZ 参数 Datasheet PDF下载

CS2100CP-CZZ图片预览
型号: CS2100CP-CZZ
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟乘法器 [Fractional-N Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 32 页 / 270 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2100CP-CZZ的Datasheet PDF文件第23页浏览型号CS2100CP-CZZ的Datasheet PDF文件第24页浏览型号CS2100CP-CZZ的Datasheet PDF文件第25页浏览型号CS2100CP-CZZ的Datasheet PDF文件第26页浏览型号CS2100CP-CZZ的Datasheet PDF文件第28页浏览型号CS2100CP-CZZ的Datasheet PDF文件第29页浏览型号CS2100CP-CZZ的Datasheet PDF文件第30页浏览型号CS2100CP-CZZ的Datasheet PDF文件第31页  
CS2100-CP  
8.3.3  
Enable Device Configuration Registers 1 (EnDevCfg1)  
This bit, in conjunction with EnDevCfg2, configures the device for control port mode. These EnDevCfg  
bits can be set in any order and at any time during the control port access sequence, however they must  
both be set before normal operation can occur.  
EnDevCfg1  
Register State  
0
Disabled.  
1
Enabled.  
Application:  
“SPI / I²C Control Port” on page 21  
Note: EnDevCfg2 must also be set to enable control port mode. See “SPI / I²C Control Port” on  
page 21.  
8.4  
Global Configuration (Address 05h)  
7
6
5
4
3
2
1
0
Reserved  
Reserved  
Reserved  
Reserved  
Freeze  
Reserved  
Reserved  
EnDevCfg2  
8.4.1  
Device Configuration Freeze (Freeze)  
Setting this bit allows writes to the Device Control and Device Configuration registers (address 02h - 04h)  
but keeps them from taking effect until this bit is cleared.  
FREEZE  
Device Control and Configuration Registers  
0
Register changes take effect immediately.  
Modifications may be made to Device Control and Device Configuration registers (registers 02h-04h) without  
the changes taking effect until after the FREEZE bit is cleared.  
1
8.4.2  
Enable Device Configuration Registers 2 (EnDevCfg2)  
This bit, in conjunction with EnDevCfg1, configures the device for control port mode. These EnDevCfg  
bits can be set in any order and at any time during the control port access sequence, however they must  
both be set before normal operation can occur.  
EnDevCfg2  
Register State  
0
Disabled.  
1
Enabled.  
Application:  
“SPI / I²C Control Port” on page 21  
Note: EnDevCfg1 must also be set to enable control port mode. See “SPI / I²C Control Port” on  
page 21.  
8.5  
Ratio (Address 06h - 09h)  
7
6
5
4
3
2
1
0
MSB  
MSB-8  
LSB+15  
LSB+7  
...................................................................................................................................................  
...................................................................................................................................................  
...................................................................................................................................................  
...................................................................................................................................................  
MSB-7  
MSB-15  
LSB+8  
LSB  
These registers contain the User Defined Ratio as shown in the “Register Quick Reference” section on  
page 24. These 4 registers form a single 32-bit ratio value as shown above. See “Output to Input Frequency  
Ratio Configuration” on page 17 and “Calculating the User Defined Ratio” on page 30 for more details.  
DS840F1  
27