欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000CP-CZZR 参数 Datasheet PDF下载

CS2000CP-CZZR图片预览
型号: CS2000CP-CZZR
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 36 页 / 292 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000CP-CZZR的Datasheet PDF文件第8页浏览型号CS2000CP-CZZR的Datasheet PDF文件第9页浏览型号CS2000CP-CZZR的Datasheet PDF文件第10页浏览型号CS2000CP-CZZR的Datasheet PDF文件第11页浏览型号CS2000CP-CZZR的Datasheet PDF文件第13页浏览型号CS2000CP-CZZR的Datasheet PDF文件第14页浏览型号CS2000CP-CZZR的Datasheet PDF文件第15页浏览型号CS2000CP-CZZR的Datasheet PDF文件第16页  
CS2000-CP  
4. ARCHITECTURE OVERVIEW  
4.1  
Delta-Sigma Fractional-N Frequency Synthesizer  
The core of the CS2000 is a Delta-Sigma Fractional-N Frequency Synthesizer which has very high-resolu-  
tion for Input/Output clock ratios, low phase noise, very wide range of output frequencies and the ability to  
quickly tune to a new frequency. In very simplistic terms, the Fractional-N Frequency Synthesizer multiplies  
the Timing Reference Clock by the value of N to generate the PLL output clock. The desired output to input  
clock ratio is the value of N that is applied to the delta-sigma modulator (see Figure 7).  
The analog PLL based frequency synthesizer uses a low-jitter timing reference clock as a time and phase  
reference for the internal voltage controlled oscillator (VCO). The phase comparator compares the fraction-  
al-N divided clock with the original timing reference and generates a control signal. The control signal is fil-  
tered by the internal loop filter to generate the VCO’s control voltage which sets its output frequency. The  
delta-sigma modulator modulates the loop integer divide ratio to get the desired fractional ratio between the  
reference clock and the VCO output (thus the one’s density of the modulator sets the fractional value). This  
allows the design to be optimized for very fast lock times for a wide range of output frequencies without the  
need for external filter components. As with any Fractional-N Frequency Synthesizer the timing reference  
clock should be stable and jitter-free.  
Timing Reference  
Clock  
Phase  
Comparator  
Internal  
Loop Filter  
Voltage Controlled  
Oscillator  
PLL Output  
Fractional-N  
Divider  
Delta-Sigma  
Modulator  
N
Figure 7. Delta-Sigma Fractional-N Frequency Synthesizer  
4.2  
Hybrid Analog-Digital Phase Locked Loop  
The addition of the Digital PLL and Fractional-N Logic (shown in Figure 8) to the Fractional-N Frequency  
Synthesizer creates the Hybrid Analog-Digital Phase Locked Loop with many advantages over classical an-  
alog PLL techniques. These advantages include the ability to operate over extremely wide frequency ranges  
without the need to change external loop filter components while maintaining impressive jitter reduction per-  
formance. In the Hybrid architecture, the Digital PLL calculates the ratio of the PLL output clock to the fre-  
quency reference and compares that to the desired ratio. The digital logic generates a value of N which is  
then applied to the Fractional-N frequency synthesizer to generate the desired PLL output frequency. Notice  
that the frequency and phase of the timing reference signal do not affect the output of the PLL since the  
digital control loop will correct for the PLL output. A major advantage of the Digital PLL is the ease with which  
the loop filter bandwidth can be altered. The PLL bandwidth is automatically set to a wide-bandwidth mode  
to quickly achieve lock and then reduced for optimal jitter rejection.  
12  
DS761F1