欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000CP-CZZ 参数 Datasheet PDF下载

CS2000CP-CZZ图片预览
型号: CS2000CP-CZZ
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 36 页 / 292 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000CP-CZZ的Datasheet PDF文件第26页浏览型号CS2000CP-CZZ的Datasheet PDF文件第27页浏览型号CS2000CP-CZZ的Datasheet PDF文件第28页浏览型号CS2000CP-CZZ的Datasheet PDF文件第29页浏览型号CS2000CP-CZZ的Datasheet PDF文件第31页浏览型号CS2000CP-CZZ的Datasheet PDF文件第32页浏览型号CS2000CP-CZZ的Datasheet PDF文件第33页浏览型号CS2000CP-CZZ的Datasheet PDF文件第34页  
CS2000-CP  
8.3.4  
Enable Device Configuration Registers 1 (EnDevCfg1)  
This bit, in conjunction with EnDevCfg2, configures the device for control port mode. These EnDevCfg  
bits can be set in any order and at any time during the control port access sequence, however they must  
both be set before normal operation can occur.  
EnDevCfg1  
Register State  
0
Disabled.  
1
Enabled.  
Application:  
“SPI / I²C Control Port” on page 24  
Note: EnDevCfg2 must also be set to enable control port mode. See “SPI / I²C Control Port” on  
page 24.  
8.4  
Device Configuration 2 (Address 04h)  
7
6
5
4
3
2
1
0
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
LockClk1  
LockClk0  
FracNSrc  
8.4.1  
Lock Clock Ratio (LockClk[1:0])  
Selects one of the four stored User Defined Ratios for use in the dynamic ratio based Hybrid PLL Mode.  
LockClk[1:0]  
CLK_IN Ratio Selection  
Ratio 0.  
00  
01  
Ratio 1.  
10  
Ratio 2.  
11  
Ratio 3.  
Application:  
Section 5.3.2 on page 19  
8.4.2  
Fractional-N Source for Frequency Synthesizer (FracNSrc)  
Selects static or dynamic ratio mode when auto clock switching is disabled.  
FracNSrc  
Fractional-N Source Selection  
Static Ratio directly from REFF for Frequency Synthesizer Mode  
0
1
Dynamic Ratio from Digital PLL for Hybrid PLL Mode  
“Fractional-N Source Selection” on page 21  
Application:  
8.5  
Global Configuration (Address 05h)  
7
6
5
4
3
2
1
0
Reserved  
Reserved  
Reserved  
Reserved  
Freeze  
Reserved  
Reserved  
EnDevCfg2  
8.5.1  
Device Configuration Freeze (Freeze)  
Setting this bit allows writes to the Device Control and Device Configuration registers (address 02h - 04h)  
but keeps them from taking effect until this bit is cleared.  
FREEZE  
Device Control and Configuration Registers  
0
Register changes take effect immediately.  
Modifications may be made to Device Control and Device Configuration registers (registers 02h-04h) without  
the changes taking effect until after the FREEZE bit is cleared.  
1
30  
DS761F1