欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS2000-CP_09 参数 Datasheet PDF下载

CS2000-CP_09图片预览
型号: CS2000-CP_09
PDF下载: 下载PDF文件 查看货源
内容描述: 小数N分频时钟合成器与时钟乘法器 [Fractional-N Clock Synthesizer & Clock Multiplier]
分类和应用: 时钟
文件页数/大小: 36 页 / 292 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS2000-CP_09的Datasheet PDF文件第18页浏览型号CS2000-CP_09的Datasheet PDF文件第19页浏览型号CS2000-CP_09的Datasheet PDF文件第20页浏览型号CS2000-CP_09的Datasheet PDF文件第21页浏览型号CS2000-CP_09的Datasheet PDF文件第23页浏览型号CS2000-CP_09的Datasheet PDF文件第24页浏览型号CS2000-CP_09的Datasheet PDF文件第25页浏览型号CS2000-CP_09的Datasheet PDF文件第26页  
CS2000-CP  
5.3.6  
Ratio Configuration Summary  
The R is the user defined ratio for which up to four different values (Ratio ) can be stored in the reg-  
UD  
0-3  
ister space. The RSel[1:0] or LockClk[1:0] bits then select the user defined ratio to be used (depending  
on if static or dynamic ratio mode is to be used). The resolution for the R is selectable, for the dynamic  
UD  
ratio mode, by setting LFRatioCfg. R-Mod is applied if selected. The user defined ratio, and ratio modifier  
make up the effective ratio R  
, the final calculation used to determine the output to input clock ratio. The  
EFF  
effective ratio is then corrected for the internal dividers. The frequency synthesizer’s fractional-N source  
selection is made between the static ratio (in frequency synthesizer mode) or the dynamic ratio generated  
from the digital PLL (in Hybrid PLL mode) by either the FracNSrc bit for manual mode or the presence of  
CLK_IN in automatic mode. The conceptual diagram in Figure 18 summarizes the features involved in the  
calculation of the ratio values used to generate the fractional-N value which controls the Frequency Syn-  
thesizer.  
Timing Reference Clock  
(XTI/REF_CLK)  
CLK_IN sense  
(auto selection)  
RSel[1:0]  
LockClk[1:0]  
Divide  
RefClkDiv[1:0]  
FracNSrc  
(manual selection)  
Effective Ratio REFF  
RSel[1:0]  
RSel[1:0] = LockClk[1:0]  
User Defined Ratio RUD  
Frequency  
Synthesizer  
PLL Output  
RModSel[2:0]  
RefClkDiv[1:0]  
Ratio 0  
Ratio 1  
Ratio 2  
Ratio 3  
SysClk  
Ratio Format  
Static Ratio  
12.20  
only  
Ratio  
Modifier  
R Correction  
N
Dynamic Ratio  
12.20  
20.12  
Ratio  
Modifier  
Digital PLL &  
Fractional N Logic  
R Correction  
LFRatioCfg  
Frequency Reference Clock  
(CLK_IN)  
LockClk[1:0]  
Figure 18. Ratio Feature Summary  
Referenced Control  
Register Location  
Ratio .................................“Ratio 0 - 3 (Address 06h - 15h)” on page 31  
0-3  
RSel[1:0] ...............................“Ratio Selection (RSel[1:0])” on page 29  
LockClk[1:0] ..........................“Lock Clock Ratio (LockClk[1:0])” section on page 30  
LFRatioCfg............................“Low-Frequency Ratio Configuration (LFRatioCfg)” on page 32  
RModSel[2:0] ........................“R-Mod Selection (RModSel[2:0])” section on page 29  
RefClkDiv[1:0] .......................“Reference Clock Input Divider (RefClkDiv[1:0])” on page 32  
FracNSrc...............................“Fractional-N Source for Frequency Synthesizer (FracNSrc)” section on page 30  
22  
DS761F1