欢迎访问ic37.com |
会员登录 免费注册
发布采购

CDB5361 参数 Datasheet PDF下载

CDB5361图片预览
型号: CDB5361
PDF下载: 下载PDF文件 查看货源
内容描述: 114分贝192千赫,多比特音频A / D转换器 [114 dB, 192 kHz, Multi-Bit Audio A/D Converter]
分类和应用: 转换器
文件页数/大小: 23 页 / 447 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CDB5361的Datasheet PDF文件第12页浏览型号CDB5361的Datasheet PDF文件第13页浏览型号CDB5361的Datasheet PDF文件第14页浏览型号CDB5361的Datasheet PDF文件第15页浏览型号CDB5361的Datasheet PDF文件第17页浏览型号CDB5361的Datasheet PDF文件第18页浏览型号CDB5361的Datasheet PDF文件第19页浏览型号CDB5361的Datasheet PDF文件第20页  
CS5361  
4.0 APPLICATIONS  
4.1 Operational Mode/Sample Rate Range Select  
The output sample rate, Fs, can be adjusted from 2 kHz to 204 kHz. The CS5361 must be set to the proper speed  
mode via the mode pins, M1 and M0. Refer to Table 1.  
M1 (Pin 14)  
M0 (Pin 13)  
MODE  
Output Sample Rate (Fs)  
2 kHz - 51 kHz  
0
0
1
1
0
1
0
1
Single Speed Mode  
Double Speed Mode  
Quad Speed Mode  
Reserved  
50 kHz - 102 kHz  
100 kHz - 204 kHz  
Table 1. CS5361 Mode Control  
4.2 System Clocking  
The device supports operation in either Master Mode, where the left/right and serial clocks are synchronously gen-  
erated on-chip, or Slave Mode, which requires external generation of the left/right and serial clocks. The device also  
includes a master clock divider in Master Mode where the master clock will be internally divided prior to any other  
internal circuitry when MDIV is enabled, set to logic 1. In Slave Mode, the MDIV pin needs to be disabled, set to logic  
0.  
4.2.1 Slave Mode  
LRCK and SCLK operate as inputs in Slave mode. The left/right clock must be synchronously derived from the mas-  
ter clock and be equal to Fs. It is also recommended that the serial clock be synchronously derived from the master  
clock and be equal to 64x Fs to maximize system performance. Refer to Table 2 for required clock ratios.  
Single Speed Mode  
Fs = 2 kHz to 51 kHz  
Double Speed Mode  
Fs = 50 kHz to 102 kHz  
Quad Speed Mode  
Fs = 100 kHz to 204 kHz  
MCLK/LRCK Ratio  
SCLK/LRCK Ratio  
256x, 512x  
128x, 256x  
32x, 64x  
128x  
32x, 64x, 128x  
32x, 64x  
Table 2. CS5361 Slave Mode Clock Ratios  
16  
DS467F2