欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5166HGDW16 参数 Datasheet PDF下载

CS5166HGDW16图片预览
型号: CS5166HGDW16
PDF下载: 下载PDF文件 查看货源
内容描述: 5位同步CPU控制器与电源就绪和电流限制 [5-Bit Synchronous CPU Controller with Power-Good and Current Limit]
分类和应用: 稳压器开关式稳压器或控制器电源电路开关式控制器光电二极管
文件页数/大小: 22 页 / 441 K
品牌: CHERRY [ CHERRY SEMICONDUCTOR CORPORATION ]
 浏览型号CS5166HGDW16的Datasheet PDF文件第9页浏览型号CS5166HGDW16的Datasheet PDF文件第10页浏览型号CS5166HGDW16的Datasheet PDF文件第11页浏览型号CS5166HGDW16的Datasheet PDF文件第12页浏览型号CS5166HGDW16的Datasheet PDF文件第14页浏览型号CS5166HGDW16的Datasheet PDF文件第15页浏览型号CS5166HGDW16的Datasheet PDF文件第16页浏览型号CS5166HGDW16的Datasheet PDF文件第17页  
Application Information: continued  
where  
1
period =  
.
switching frequency  
Schottky Diode for Synchronous FET  
For synchronous operation, A Schottky diode may be  
placed in parallel with the synchronous FET to conduct the  
inductor current upon turn off of the switching FET to  
improve efficiency. The CS5166H reference circuit does not  
use this device due to its excellent design. Instead, the body  
diode of the synchronous FET is utilized to reduce cost and  
conducts the inductor current. For a design operating at  
200kHz or so, the low non-overlap time combined with  
Schottky forward recovery time may make the benefits of  
this device not worth the additional expense. The power  
dissipation in the synchronous MOSFET due to body diode  
conduction can be estimated by the following equation:  
Trace 1 - GATE(H) (5V/div)  
Trace 2 - GATE(L) (5V/div)  
Figure 21: Normal Operation showing the guaranteed Non-Overlap  
time between the High and Low - Side MOSFET Gate Drives, ILOAD  
14A.  
=
The CS5166H provides adaptive control of the external  
NFET conduction times by guaranteeing a typical 65ns  
Power = Vbd × ILOAD × conduction time × switching fre-  
quency  
non-overlap (as seen in Figure 21) between the upper and  
lower MOSFET gate drive pulses. This feature eliminates  
the potentially catastrophic effect of “shoot-through cur-  
rent”, a condition during which both FETs conduct causing  
them to overheat, self-destruct, and possibly inflict irre-  
versible damage to the processor.  
Where Vbd = the forward drop of the MOSFET body diode.  
For the CS5166H demonstration board:  
Power = 1.6V × 14.2A × 100ns × 200kHz = 0.45W  
This is only 1.1% of the 40W being delivered to the load.  
The most important aspect of FET performance is RDSON  
which effects regulator efficiency and FET thermal man-  
agement requirements.  
,
“Droop” Resistor for Adaptive Voltage Positioning  
The power dissipated by the MOSFETs may be estimated  
Adaptive voltage positioning is used to help keep the out-  
put voltage within specification during load transients. To  
implement adaptive voltage positioning a “Droop  
Resistor” must be connected between the output inductor  
and output capacitors and load. This resistor carries the full  
load current and should be chosen so that both DC and AC  
tolerance limits are met. An embedded PC trace resistor  
has the distinct advantage of near zero cost implementa-  
tion. However, this droop resistor can vary due to three  
reasons: 1) the sheet resistivity variation causes the thick-  
ness of the PCB layer to vary. 2) the mismatch of L/W, and  
3) temperature variation.  
as follows:  
Switching MOSFET:  
Power = ILOAD2 × RDSON × duty cycle  
Synchronous MOSFET:  
Power = ILOAD2 × RDSON × (1 - duty cycle)  
Duty Cycle =  
VOUT + (ILOAD × RDSON OF SYNCH FET  
)
1) Sheet Resistivity  
VIN + (ILOAD × RDSON OF SYNCH FET) - (ILOAD × RDSON OF SWITCH FET  
)
for one ounce copper, the thickness variation is  
typically 1.15 mil to 1.35 mil. Therefore the error due to  
sheet resistivity is:  
Off Time Capacitor (COFF  
)
The COFF timing capacitor sets the regulator off time:  
1.35 - 1.15  
= 16%  
1.25  
TOFF = COFF × 4848.5  
The preceding equation for Duty Cycle can also be used to  
calculate the regulator switching frequency and select the  
COFF timing capacitor:  
2) Mismatch due to L/W  
The variation in L/W is governed by variations due to  
the PCB manufacturing process that affect the  
geometry and the power dissipation capability of the  
droop resistor. The error due to L/W mismatch is  
typically 1%  
Period × (1-Duty Cycle)  
COFF  
=
4848.5  
13  
 复制成功!