欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5127GDWR16 参数 Datasheet PDF下载

CS5127GDWR16图片预览
型号: CS5127GDWR16
PDF下载: 下载PDF文件 查看货源
内容描述: 双输出非同步降压控制器,具有同步功能及二通道启用 [Dual Output Nonsynchronous Buck Controller with Sync Function and Second Channel Enable]
分类和应用: 稳压器开关式稳压器或控制器电源电路开关式控制器光电二极管
文件页数/大小: 24 页 / 296 K
品牌: CHERRY [ CHERRY SEMICONDUCTOR CORPORATION ]
 浏览型号CS5127GDWR16的Datasheet PDF文件第5页浏览型号CS5127GDWR16的Datasheet PDF文件第6页浏览型号CS5127GDWR16的Datasheet PDF文件第7页浏览型号CS5127GDWR16的Datasheet PDF文件第8页浏览型号CS5127GDWR16的Datasheet PDF文件第10页浏览型号CS5127GDWR16的Datasheet PDF文件第11页浏览型号CS5127GDWR16的Datasheet PDF文件第12页浏览型号CS5127GDWR16的Datasheet PDF文件第13页  
CS5127
Applications Information: continued
The DC voltage for the V
FFB
pin is usually provided from
the output voltage through an RC filter if V
OUT
is less than
3V. If V
OUT
is greater than 2.9V, a resistor divider from
V
OUT
is recommended for proper circuit bias due to the
common mode input range limitations of the PWM com-
parator. In most cases, the FB pin resistor divider can be
used for this purpose with very little error, but a separate
divider is recommended if high accuracy is required. The
filter network is typically composed of a 1K resistor (R
FFB
)
and a 330 pF capacitor (C
FFB
). This filter gives a 330 ns
time constant which is sufficient to remove switching
noise from the DC voltage. Note that in cases where a
resistor divider provides the ramp signal, the resistor
between V
OUT
and the V
FFB
pin serves as R
FFB
. An artificial
ramp signal is generated using an NPN transistor (Q1), a
small coupling capacitor (CC) and a second resistor (RR).
The NPN transistor collector is connected either to the
external 5V supply or to the ICÕs 5V on-chip reference. The
transistorÕs base is connected to the CT pin, and the ramp
on the CT pin is used to provide the artificial ramp. The
transistorÕs emitter is connected to the coupling capacitor.
The capacitor value should provide a low impedance at
the switching frequency. A 0.1 µF capacitor represents 6.4
ohms at 250 kHz. A resistor is placed in series between this
capacitor and the V
FFB
pin to set the amplitude of the ramp
signal.
if DC voltage is provided from the output, or
(R
ESR
) (V
OUT
)(R1)
V
RAMP
= 2000 (L
OUT
) (R1 + R2)
if DC voltage is provided from a resistor divider as in
figure 5.
where R
ESR
is the equivalent series resistance in ohms of
the total output capacitance, V
OUT
is the output voltage in
volts and L
OUT
is the inductor value in Henries. The result
is V
RAMP
given in millivolts per oscillator period. This
value is the optimum amplitude for the artificial ramp.
Note that COMP pin voltage changes and output ripple
voltage must be added to the ramp amplitude for proper
operation.
Once the total ramp signal has been determined, the value
of the ramp resistor (RR) can be determined. The ramp
resistor and filter resistor R
FFB
create a resistor divider
between the output voltage and the artificial ramp voltage.
We can assume the output does not change, and that the
maximum input voltage to the divider is equal to the DC
output voltage plus the CT pin voltage swing of 2.1V. The
ramp amplitude on the filter capacitor is then the divider
output voltage:
V
RAMP
=
(2.1V) (R
FFB
)
(RR + R
FFB
)
GATE
V
OUT
R2
V
FB
C
T
5V
V
FFB
+
Rearranging, we have
R
FFB
Q1
CT
CC
RE
RR
RR = R
FFB
R1
C
FFB
(
2.1V
-1
V
RAMP
)
Figure 4: Artificial ramp components CC, C
FFB
, RR and R
FFB
must be
provided for each channel if duty cycle for that channel exceeds 50%. Q1
and RE are common to both channels. DC voltage is shown supplied to
V
FFB
through the V
FB
resistor divider.
Selecting the Catch Diode
The schottky ÒcatchÓ diode must be capable of handling
the peak inductor current and must withstand a reverse
voltage at least equal to the value of V
IN
. Since the catch
diode only conducts during switch off-time, the average
current through the catch diode is defined as:
I
CATCH
= I
OUT
The amount of artificial ramp is dependent on oscillator
frequency, output voltage, output capacitor equivalent
series resistance (ESR), and inductor value. It also assumes
very small voltage fluctuations on the COMP pin. If the
added ramp is too small, it will not be sufficient to prevent
subharmonic oscillation. If the ramp is too large, V
2
ª con-
trol will be defeated, and loop regulation will enter voltage
mode control. DC regulation will be adequate, but tran-
sient response will be degraded. However, this may be
desirable in cases where very low values of output ripple
voltage are desired.
The artificial ramp amplitude can be calculated as follows:
(R
ESR
) (V
OUT
)
V
RAMP
= 2000 (L
OUT
)
(
V
IN
- V
OUT
V
IN
)
Minimizing the diode on-voltage will improve efficiency.
Selecting Oscillator Components R
T
and C
T
The on-chip oscillator frequency is set by two external
components. R
T
sets the oscillator charge current. It is con-
nected to a voltage reference approximately equal to 2.5V.
The current generated in this fashion charges the C
T
capac-
itor between threshold levels of 1.5V and 3.6V. C
T
capacitor discharge is done by a saturating NPN, and the
9