SRAM
MT5C6405
Austin Semiconductor, Inc.
WRITE CYCLE NO. 1 12
(Chip Enabled Controlled)
tWC
tWC
ADDRESS
tA
tA
W
W
tAH
tAH
tAS
tCW
tAS
tCW
CE\
tW
P
tWP1
WE\
tDH
t
tDS
tDH
DS
DQ
D
DATA VAILD
Q
HIGH-Z
Q
HIGH Z
7, 12, 13
WRITE CYCLE NO. 2
(Write Enabled Controlled)
tW
tW
C
C
ADDRESS
tAW
tAW
tAH
tAH
tCW
tCW
CE\
tAS
tAS
t
tWP1
WP
WE\
tDS
tDH
tDH
DQ
D
DATA VALID
HIGH-Z
Q
Q
HIGH-Z
DON’T CARE
UNDEFINED
NOTE: Output enable (OE\) is inactive (HIGH).
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
MT5C6405
Rev. 2.1 06/05
7