欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS4SD32M16DGC-75/IT 参数 Datasheet PDF下载

AS4SD32M16DGC-75/IT图片预览
型号: AS4SD32M16DGC-75/IT
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB : 32梅格×16 SDRAM同步动态随机存取存储 [512Mb: 32 Meg x 16 SDRAM Synchronous DRAM Memory]
分类和应用: 存储动态存储器
文件页数/大小: 52 页 / 1936 K
品牌: AUSTIN [ AUSTIN SEMICONDUCTOR ]
 浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第2页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第3页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第4页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第5页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第7页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第8页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第9页浏览型号AS4SD32M16DGC-75/IT的Datasheet PDF文件第10页  
SDRAM
Austin Semiconductor, Inc.
CAS Latency
The CAS latency is the delay, in clock cycles, between the
registration of a READ command and the availability of the first
piece of output data. The latency can be set to two or three
clocks.
If a READ command is registered at clock edge
n,
and the
latency is
m
clocks, the data will be available by clock edge
n
+
m.
The DQs will start driving as a result of the clock edge
one cycle earlier (n +
m
- 1), and provided that the relevant
access times are met, the data will be valid by clock edge
n
+
m.
For example, assuming that the clock cycle time is such that all
relevant access times are met, if a READ command is registered
at T0 and the latency is programmed to two clocks, the DQs will
start driving after T1 and the data will be valid by T2, as shown
in Figure 2. Table 2 below indicates the operating frequencies
at which each CAS latency setting can be used.
Reserved states should not be used as unknown
operation or incompatibility with future versions may result.
AS4SD32M16
Operating Mode
The normal operating mode is selected by setting M7 and
M8 to zero; the other combinations of values for M7 and M8
are reserved for future use and/or test modes. The programmed
burst length applies to both READ and WRITE bursts.
Test modes are reserved states should not be used
because unknown operation or incompatibility with future
versions may result.
Write Burst Mode
When M9=0, the burst length programmed via M0-M2
applies to both READ and WRITE bursts; when M9=1, the
programmed burst length applies to READ bursts, but write
accesses are single-location (non-burst) accesses.
FIGURE 2: CAS Latency
TABLE 2: CAS Latency
SPEED
-75
ALLOWABLE OPERATING
FREQUENCY (MHz)
CAS
CAS
LATENCY = 2
LATENCY = 3
<133
<100
AS4SD32M16
Rev. 1.1 3/08
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
6