欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第335页浏览型号ATMEGA64A-AU的Datasheet PDF文件第336页浏览型号ATMEGA64A-AU的Datasheet PDF文件第337页浏览型号ATMEGA64A-AU的Datasheet PDF文件第338页浏览型号ATMEGA64A-AU的Datasheet PDF文件第340页浏览型号ATMEGA64A-AU的Datasheet PDF文件第341页浏览型号ATMEGA64A-AU的Datasheet PDF文件第342页浏览型号ATMEGA64A-AU的Datasheet PDF文件第343页  
ATmega64A  
Table 28-12. External Data Memory Characteristics, 2.7 - 5.5 Volts, No Wait-state (Continued)  
4 MHz Oscillator Variable Oscillator  
Symbol  
tAVLLC  
tAVRL  
Parameter  
Min  
Max  
Min  
Max  
Unit  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
4
5
6
7
8
9
Address Valid C to ALE Low  
Address Valid to RD Low  
Address Valid to WR Low  
ALE Low to WR Low  
ALE Low to RD Low  
Data Setup to RD High  
Read Low to Data Valid  
Data Hold After RD High  
RD Pulse Width  
115  
235  
235  
115  
115  
45  
0.5tCLCL-10(1)  
1.0tCLCL-15  
1.0tCLCL-15  
0.5tCLCL-10(2)  
0.5tCLCL-10(2)  
45  
tAVWL  
tLLWL  
130  
130  
0.5tCLCL+5(2)  
0.5tCLCL+5(2)  
tLLRL  
tDVRH  
10 tRLDV  
11 tRHDX  
12 tRLRH  
13 tDVWL  
14 tWHDX  
15 tDVWH  
16 tWLWH  
190  
1.0tCLCL-60  
0
0
235  
105  
235  
250  
235  
1.0tCLCL-15  
0.5tCLCL-20(1)  
1.0tCLCL-15  
1.0tCLCL  
Data Setup to WR Low  
Data Hold After WR High  
Data Valid to WR High  
WR Pulse Width  
1.0tCLCL-15  
Notes: 1. This assumes 50% clock duty cycle. The half period is actually the high time of the external clock, XTAL1.  
2. This assumes 50% clock duty cycle. The half period is actually the low time of the external clock, XTAL1.  
Table 28-13. External Data Memory Characteristics, 2.7 - 5.5 Volts, SRWn1 = 0, SRWn0 = 1  
4 MHz Oscillator  
Variable Oscillator  
Min Max  
Symbol  
Parameter  
Min  
Max  
Unit  
MHz  
ns  
0
1/tCLCL  
Oscillator Frequency  
Read Low to Data Valid  
RD Pulse Width  
0.0  
8
10 tRLDV  
12 tRLRH  
15 tDVWH  
16 tWLWH  
440  
2.0tCLCL-60  
485  
500  
485  
2.0tCLCL-15  
2.0tCLCL  
ns  
Data Valid to WR High  
WR Pulse Width  
ns  
2.0tCLCL-15  
ns  
Table 28-14. External Data Memory Characteristics, 2.7 - 5.5 Volts, SRWn1 = 1, SRWn0 = 0  
4 MHz Oscillator Variable Oscillator  
Symbol  
Parameter  
Min  
Max  
Min  
Max  
8
Unit  
MHz  
ns  
0
1/tCLCL  
Oscillator Frequency  
Read Low to Data Valid  
RD Pulse Width  
0.0  
10 tRLDV  
12 tRLRH  
15 tDVWH  
16 tWLWH  
690  
3.0tCLCL-60  
735  
750  
735  
3.0tCLCL-15  
3.0tCLCL  
ns  
Data Valid to WR High  
WR Pulse Width  
ns  
3.0tCLCL-15  
ns  
339  
8160C–AVR–07/09  
 复制成功!