欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第184页浏览型号ATMEGA64A-AU的Datasheet PDF文件第185页浏览型号ATMEGA64A-AU的Datasheet PDF文件第186页浏览型号ATMEGA64A-AU的Datasheet PDF文件第187页浏览型号ATMEGA64A-AU的Datasheet PDF文件第189页浏览型号ATMEGA64A-AU的Datasheet PDF文件第190页浏览型号ATMEGA64A-AU的Datasheet PDF文件第191页浏览型号ATMEGA64A-AU的Datasheet PDF文件第192页  
ATmega64A  
Figure 20-5. Start Bit Sampling  
RxD  
IDLE  
START  
BIT 0  
Sample  
(U2X = 0)  
0
0
1
1
2
3
2
4
5
3
6
7
4
8
9
5
10  
11  
6
12  
13  
7
14  
15  
8
16  
1
1
2
3
2
Sample  
(U2X = 1)  
0
When the Clock Recovery logic detects a high (idle) to low (start) transition on the RxD line, the  
start bit detection sequence is initiated. Let sample 1 denote the first zero-sample as shown in  
the figure. The Clock Recovery logic then uses samples 8, 9 and 10 for Normal mode, and sam-  
ples 4, 5 and 6 for Double Speed mode (indicated with sample numbers inside boxes on the  
figure), to decide if a valid start bit is received. If two or more of these three samples have logical  
high levels (the majority wins), the start bit is rejected as a noise spike and the Receiver starts  
looking for the next high to low-transition. If however, a valid start bit is detected, the clock recov-  
ery logic is synchronized and the data recovery can begin. The synchronization process is  
repeated for each start bit.  
20.8.2  
Asynchronous Data Recovery  
When the receiver clock is synchronized to the start bit, the data recovery can begin. The data  
recovery unit uses a state machine that has 16 states for each bit in Normal mode and eight  
states for each bit in Double Speed mode. Figure 20-6 shows the sampling of the data bits and  
the parity bit. Each of the samples is given a number that is equal to the state of the recovery  
unit.  
Figure 20-6. Sampling of Data and Parity Bit  
RxD  
BIT n  
Sample  
(U2X = 0)  
1
1
2
3
2
4
5
3
6
7
4
8
9
5
10  
11  
6
12  
13  
7
14  
15  
8
16  
1
1
Sample  
(U2X = 1)  
The decision of the logic level of the received bit is taken by doing a majority voting of the logic  
value to the three samples in the center of the received bit. The center samples are emphasized  
on the figure by having the sample number inside boxes. The majority voting process is done as  
follows: If two or all three samples have high levels, the received bit is registered to be a logic 1.  
If two or all three samples have low levels, the received bit is registered to be a logic 0. This  
majority voting process acts as a low pass filter for the incoming signal on the RxD pin. The  
recovery process is then repeated until a complete frame is received. Including the first stop bit.  
Note that the receiver only uses the first stop bit of a frame. Figure 20-7 shows the sampling of  
the stop bit and the earliest possible beginning of the start bit of the next frame.  
188  
8160C–AVR–07/09  
 复制成功!