欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第321页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第322页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第323页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第324页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第326页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第327页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第328页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第329页  
ATmega48PA/88PA/168PA/328P  
Figure 28-6. Parallel Programming Timing, Including some General Timing Requirements  
tXLWL  
tXHXL  
XTAL1  
tDVXH  
tXLDX  
Data & Contol  
(DATA, XA0/1, BS1, BS2)  
tBVPH  
tPLBX tBVWL  
tWLBX  
PAGEL  
tPHPL  
tWLWH  
WR  
tPLWL  
WLRL  
RDY/BSY  
tWLRH  
Figure 28-7. Parallel Programming Timing, Loading Sequence with Timing Requirements(1)  
LOAD ADDRESS  
(LOW BYTE)  
LOAD DATA  
(LOW BYTE)  
LOAD DATA LOAD DATA  
(HIGH BYTE)  
LOAD ADDRESS  
(LOW BYTE)  
tXLPH  
tXLXH  
tPLXH  
XTAL1  
BS1  
PAGEL  
DATA  
ADDR0 (Low Byte)  
DATA (Low Byte)  
DATA (High Byte)  
ADDR1 (Low Byte)  
XA0  
XA1  
Note:  
1. The timing requirements shown in Figure 28-6 (i.e., tDVXH, tXHXL, and tXLDX) also apply to load-  
ing operation.  
Figure 28-8. Parallel Programming Timing, Reading Sequence (within the Same Page) with  
Timing Requirements(1)  
LOAD ADDRESS  
(LOW BYTE)  
READ DATA  
(LOW BYTE)  
READ DATA  
(HIGH BYTE)  
LOAD ADDRESS  
(LOW BYTE)  
tXLOL  
XTAL1  
BS1  
tBVDV  
tOLDV  
OE  
tOHDZ  
ADDR1 (Low Byte)  
DATA (High Byte)  
DATA  
ADDR0 (Low Byte)  
DATA (Low Byte)  
XA0  
XA1  
Note:  
1. The timing requirements shown in Figure 28-6 (i.e., tDVXH, tXHXL, and tXLDX) also apply to read-  
ing operation.  
325  
8161D–AVR–10/09  
 复制成功!