欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第281页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第282页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第283页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第284页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第286页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第287页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第288页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第289页  
ATmega48PA/88PA/168PA/328P  
instruction is executed within three CPU cycles after the BLBSET and SELFPRGEN bits are set  
in SPMCSR, the value of the Lock bits will be loaded in the destination register. The BLBSET  
and SELFPRGEN bits will auto-clear upon completion of reading the Lock bits or if no LPM  
instruction is executed within three CPU cycles or no SPM instruction is executed within four  
CPU cycles. When BLBSET and SELFPRGEN are cleared, LPM will work as described in the  
Instruction set Manual.  
Bit  
Rd  
7
6
5
4
3
2
1
0
BLB12  
BLB11  
BLB02  
BLB01  
LB2  
LB1  
The algorithm for reading the Fuse Low byte is similar to the one described above for reading  
the Lock bits. To read the Fuse Low byte, load the Z-pointer with 0x0000 and set the BLBSET  
and SELFPRGEN bits in SPMCSR. When an LPM instruction is executed within three cycles  
after the BLBSET and SELFPRGEN bits are set in the SPMCSR, the value of the Fuse Low byte  
(FLB) will be loaded in the destination register as shown below. Refer to Table 27-5 on page 296  
for a detailed description and mapping of the Fuse Low byte.  
Bit  
Rd  
7
6
5
4
3
2
1
0
FLB7  
FLB6  
FLB5  
FLB4  
FLB3  
FLB2  
FLB1  
FLB0  
Similarly, when reading the Fuse High byte, load 0x0003 in the Z-pointer. When an LPM instruc-  
tion is executed within three cycles after the BLBSET and SELFPRGEN bits are set in the  
SPMCSR, the value of the Fuse High byte (FHB) will be loaded in the destination register as  
shown below. Refer to Table 27-7 on page 296 for detailed description and mapping of the Fuse  
High byte.  
Bit  
Rd  
7
6
5
4
3
2
1
0
FHB7  
FHB6  
FHB5  
FHB4  
FHB3  
FHB2  
FHB1  
FHB0  
When reading the Extended Fuse byte, load 0x0002 in the Z-pointer. When an LPM instruction  
is executed within three cycles after the BLBSET and SELFPRGEN bits are set in the SPMCSR,  
the value of the Extended Fuse byte (EFB) will be loaded in the destination register as shown  
below. Refer to Table 27-5 on page 296 for detailed description and mapping of the Extended  
Fuse byte.  
Bit  
Rd  
7
6
5
4
3
2
1
0
EFB3  
EFB2  
EFB1  
EFB0  
Fuse and Lock bits that are programmed, will be read as zero. Fuse and Lock bits that are  
unprogrammed, will be read as one.  
26.8.10 Reading the Signature Row from Software  
To read the Signature Row from software, load the Z-pointer with the signature byte address  
given in Table 26-5 on page 286 and set the SIGRD and SPMEN bits in SPMCSR. When an  
LPM instruction is executed within three CPU cycles after the SIGRD and SPMEN bits are set in  
SPMCSR, the signature byte value will be loaded in the destination register. The SIGRD and  
SPMEN bits will auto-clear upon completion of reading the Signature Row Lock bits or if no LPM  
instruction is executed within three CPU cycles. When SIGRD and SPMEN are cleared, LPM will  
work as described in the Instruction set Manual.  
285  
8161D–AVR–10/09  
 复制成功!