欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第211页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第212页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第213页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第214页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第216页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第217页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第218页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第219页  
ATmega48PA/88PA/168PA/328P  
21.2.1  
TWI Terminology  
The following definitions are frequently encountered in this section.  
Table 21-1. TWI Terminology  
Term  
Description  
The device that initiates and terminates a transmission. The Master also generates the  
SCL clock.  
Master  
Slave  
The device addressed by a Master.  
The device placing data on the bus.  
The device reading data from the bus.  
Transmitter  
Receiver  
The PRTWI bit in ”Minimizing Power Consumption” on page 42 must be written to zero to enable  
the 2-wire Serial Interface.  
21.2.2  
Electrical Interconnection  
As depicted in Figure 21-1, both bus lines are connected to the positive supply voltage through  
pull-up resistors. The bus drivers of all TWI-compliant devices are open-drain or open-collector.  
This implements a wired-AND function which is essential to the operation of the interface. A low  
level on a TWI bus line is generated when one or more TWI devices output a zero. A high level  
is output when all TWI devices tri-state their outputs, allowing the pull-up resistors to pull the line  
high. Note that all AVR devices connected to the TWI bus must be powered in order to allow any  
bus operation.  
The number of devices that can be connected to the bus is only limited by the bus capacitance  
limit of 400 pF and the 7-bit slave address space. A detailed specification of the electrical char-  
acteristics of the TWI is given in ”2-wire Serial Interface Characteristics” on page 321. Two  
different sets of specifications are presented there, one relevant for bus speeds below 100 kHz,  
and one valid for bus speeds up to 400 kHz.  
215  
8161D–AVR–10/09  
 复制成功!