欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第209页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第210页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第211页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第212页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第214页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第215页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第216页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第217页  
ATmega48PA/88PA/168PA/328P  
• Bit 5:3 - Reserved Bits in MSPI mode  
When in MSPI mode, these bits are reserved for future use. For compatibility with future devices,  
these bits must be written to zero when UCSRnC is written.  
• Bit 2 - UDORDn: Data Order  
When set to one the LSB of the data word is transmitted first. When set to zero the MSB of the  
data word is transmitted first. Refer to the Frame Formats section page 4 for details.  
• Bit 1 - UCPHAn: Clock Phase  
The UCPHAn bit setting determine if data is sampled on the leasing edge (first) or tailing (last)  
edge of XCKn. Refer to the SPI Data Modes and Timing section page 4 for details.  
• Bit 0 - UCPOLn: Clock Polarity  
The UCPOLn bit sets the polarity of the XCKn clock. The combination of the UCPOLn and  
UCPHAn bit settings determine the timing of the data transfer. Refer to the SPI Data Modes and  
Timing section page 4 for details.  
20.8.5  
USART MSPIM Baud Rate Registers - UBRRnL and UBRRnH  
The function and bit description of the baud rate registers in MSPI mode is identical to normal  
USART operation. See “UBRRnL and UBRRnH – USART Baud Rate Registers” on page 199.  
213  
8161D–AVR–10/09  
 复制成功!